paul@0 | 1 | /* |
paul@0 | 2 | * LCD peripheral support for the JZ4740 and related SoCs. |
paul@0 | 3 | * |
paul@0 | 4 | * Copyright (C) Xiangfu Liu <xiangfu@sharism.cc> |
paul@64 | 5 | * Copyright (C) 2015, 2016, 2017, 2018, |
paul@64 | 6 | * 2020 Paul Boddie <paul@boddie.org.uk> |
paul@0 | 7 | * |
paul@0 | 8 | * This program is free software; you can redistribute it and/or |
paul@0 | 9 | * modify it under the terms of the GNU General Public License as |
paul@0 | 10 | * published by the Free Software Foundation; either version 2 of |
paul@0 | 11 | * the License, or (at your option) any later version. |
paul@0 | 12 | * |
paul@0 | 13 | * This program is distributed in the hope that it will be useful, |
paul@0 | 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
paul@0 | 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
paul@0 | 16 | * GNU General Public License for more details. |
paul@0 | 17 | * |
paul@0 | 18 | * You should have received a copy of the GNU General Public License |
paul@0 | 19 | * along with this program; if not, write to the Free Software |
paul@0 | 20 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, |
paul@0 | 21 | * Boston, MA 02110-1301, USA |
paul@0 | 22 | */ |
paul@0 | 23 | |
paul@0 | 24 | #include <l4/devices/hw_mmio_register_block.h> |
paul@0 | 25 | #include <l4/sys/cache.h> |
paul@72 | 26 | #include <l4/sys/err.h> |
paul@69 | 27 | #include <l4/sys/irq.h> |
paul@0 | 28 | #include <l4/sys/types.h> |
paul@69 | 29 | #include <l4/util/util.h> |
paul@0 | 30 | |
paul@0 | 31 | #include "lcd-jz4740.h" |
paul@0 | 32 | #include "lcd-jz4740-config.h" |
paul@0 | 33 | |
paul@0 | 34 | #include <stdint.h> |
paul@69 | 35 | #include <stdio.h> |
paul@0 | 36 | |
paul@0 | 37 | enum Regs : unsigned |
paul@0 | 38 | { |
paul@0 | 39 | Lcd_config = 0x000, // LCD_CFG |
paul@0 | 40 | Lcd_vsync = 0x004, // LCD_VSYNC |
paul@0 | 41 | Lcd_hsync = 0x008, // LCD_HSYNC |
paul@69 | 42 | Virtual_area = 0x00c, // LCD_VAT |
paul@0 | 43 | Display_hlimits = 0x010, // LCD_DAH |
paul@0 | 44 | Display_vlimits = 0x014, // LCD_DAV |
paul@0 | 45 | Lcd_ps = 0x018, // LCD_PS |
paul@0 | 46 | Lcd_cls = 0x01c, // LCD_CLS |
paul@0 | 47 | Lcd_spl = 0x020, // LCD_SPL |
paul@0 | 48 | Lcd_rev = 0x024, // LCD_REV |
paul@0 | 49 | Lcd_control = 0x030, // LCD_CTRL |
paul@0 | 50 | Lcd_status = 0x034, // LCD_STATE |
paul@0 | 51 | Lcd_irq_id = 0x038, // LCD_IID |
paul@0 | 52 | Desc_address_0 = 0x040, // LCD_DA0 |
paul@0 | 53 | Source_address_0 = 0x044, // LCD_SA0 |
paul@0 | 54 | Frame_id_0 = 0x048, // LCD_FID0 |
paul@0 | 55 | Command_0 = 0x04c, // LCD_CMD0 |
paul@72 | 56 | Counter_position_0 = 0x068, // LCD_CPOS0 |
paul@72 | 57 | Foreground_size_0 = 0x06c, // LCD_DESSIZE0 |
paul@0 | 58 | Desc_address_1 = 0x050, // LCD_DA1 |
paul@0 | 59 | Source_address_1 = 0x054, // LCD_SA1 |
paul@0 | 60 | Frame_id_1 = 0x058, // LCD_FID1 |
paul@0 | 61 | Command_1 = 0x05c, // LCD_CMD1 |
paul@72 | 62 | Counter_position_1 = 0x078, // LCD_CPOS1 |
paul@72 | 63 | Foreground_size_1 = 0x07c, // LCD_DESSIZE1 |
paul@69 | 64 | Rgb_control = 0x090, // LCD_RGBC (JZ4780) |
paul@72 | 65 | Alpha_levels = 0x108, // LCD_ALPHA (JZ4780) |
paul@69 | 66 | Priority_level = 0x2c0, // LCD_PCFG |
paul@69 | 67 | |
paul@69 | 68 | // OSD registers. |
paul@69 | 69 | |
paul@69 | 70 | Osd_config = 0x100, // LCD_OSDC |
paul@69 | 71 | Osd_control = 0x104, // LCD_OSDCTRL |
paul@69 | 72 | Osd_status = 0x108, // LCD_OSDS |
paul@0 | 73 | }; |
paul@0 | 74 | |
paul@0 | 75 | // Lcd_config descriptions. |
paul@0 | 76 | |
paul@0 | 77 | enum Config_values : unsigned |
paul@0 | 78 | { |
paul@0 | 79 | Config_stn_pins_mask = 0x3, |
paul@0 | 80 | Config_mode_mask = 0xf, |
paul@0 | 81 | }; |
paul@0 | 82 | |
paul@0 | 83 | // Field positions for registers employing two values, with the first typically |
paul@0 | 84 | // being the start value and the second being an end value. |
paul@0 | 85 | |
paul@0 | 86 | enum Value_pair_bits : unsigned |
paul@0 | 87 | { |
paul@0 | 88 | Value_first = 16, |
paul@0 | 89 | Value_second = 0, |
paul@0 | 90 | }; |
paul@0 | 91 | |
paul@69 | 92 | // Virtual area bits. |
paul@0 | 93 | |
paul@69 | 94 | enum Virtual_area_values : unsigned |
paul@0 | 95 | { |
paul@69 | 96 | Virtual_area_horizontal_size = Value_first, // sum of display and blank regions (dot/pixel clock periods) |
paul@69 | 97 | Virtual_area_vertical_size = Value_second, // sum of display and blank regions (line periods) |
paul@0 | 98 | }; |
paul@0 | 99 | |
paul@0 | 100 | // Lcd_control descriptions. |
paul@0 | 101 | |
paul@0 | 102 | enum Control_bits : unsigned |
paul@0 | 103 | { |
paul@64 | 104 | Control_pin_modify = 31, // PINMD (change pin usage from 15..0 to 17..10, 8..1) |
paul@64 | 105 | Control_burst_length = 28, // BST (burst length selection) |
paul@64 | 106 | Control_rgb_mode = 27, // RGB (RGB mode) |
paul@64 | 107 | Control_out_underrun = 26, // OFUP (output FIFO underrun protection) |
paul@64 | 108 | Control_frc_algorithm = 24, // FRC (STN FRC algorithm selection) |
paul@64 | 109 | Control_palette_delay = 16, // PDD (load palette delay counter) |
paul@64 | 110 | Control_dac_loopback_test = 14, // DACTE (DAC loopback test) |
paul@64 | 111 | Control_frame_end_irq_enable = 13, // EOFM (end of frame interrupt enable) |
paul@64 | 112 | Control_frame_start_irq_enable = 12, // SOFM (start of frame interrupt enable) |
paul@64 | 113 | Control_out_underrun_irq_enable = 11, // OFUM (output FIFO underrun interrupt enable) |
paul@64 | 114 | Control_in0_underrun_irq_enable = 10, // IFUM0 (input FIFO 0 underrun interrupt enable) |
paul@64 | 115 | Control_in1_underrun_irq_enable = 9, // IFUM1 (input FIFO 1 underrun interrupt enable) |
paul@64 | 116 | Control_disabled_irq_enable = 8, // LDDM (LCD disable done interrupt enable) |
paul@64 | 117 | Control_quick_disabled_irq_enable = 7, // QDM (LCD quick disable done interrupt enable) |
paul@64 | 118 | Control_endian_select = 6, // BEDN (endian selection) |
paul@64 | 119 | Control_bit_order = 5, // PEDN (bit order in bytes) |
paul@64 | 120 | Control_disable = 4, // DIS (disable controller) |
paul@64 | 121 | Control_enable = 3, // ENA (enable controller) |
paul@64 | 122 | Control_bpp = 0, // BPP (bits per pixel) |
paul@0 | 123 | }; |
paul@0 | 124 | |
paul@0 | 125 | enum Burst_length_values : unsigned |
paul@0 | 126 | { |
paul@0 | 127 | Burst_length_4 = 0, // 4 word |
paul@0 | 128 | Burst_length_8 = 1, // 8 word |
paul@0 | 129 | Burst_length_16 = 2, // 16 word |
paul@0 | 130 | |
paul@0 | 131 | // JZ4780 extensions. |
paul@0 | 132 | |
paul@0 | 133 | Burst_length_32 = 3, // 32 word |
paul@0 | 134 | Burst_length_64 = 4, // 64 word |
paul@0 | 135 | Burst_length_mask = 0x7, |
paul@0 | 136 | }; |
paul@0 | 137 | |
paul@0 | 138 | enum Rgb_mode_values : unsigned |
paul@0 | 139 | { |
paul@0 | 140 | Rgb_mode_565 = 0, |
paul@0 | 141 | Rgb_mode_555 = 1, |
paul@0 | 142 | Rgb_mode_mask = 0x1, |
paul@0 | 143 | }; |
paul@0 | 144 | |
paul@0 | 145 | enum Frc_algorithm_values : unsigned |
paul@0 | 146 | { |
paul@0 | 147 | Frc_greyscales_16 = 0, |
paul@0 | 148 | Frc_greyscales_4 = 1, |
paul@0 | 149 | Frc_greyscales_2 = 2, |
paul@0 | 150 | Frc_greyscales_mask = 0x3, |
paul@0 | 151 | }; |
paul@0 | 152 | |
paul@0 | 153 | enum Control_bpp_values : unsigned |
paul@0 | 154 | { |
paul@0 | 155 | Control_bpp_1bpp = 0, |
paul@0 | 156 | Control_bpp_2bpp = 1, |
paul@0 | 157 | Control_bpp_4bpp = 2, |
paul@0 | 158 | Control_bpp_8bpp = 3, |
paul@0 | 159 | Control_bpp_15bpp = 4, |
paul@0 | 160 | Control_bpp_16bpp = 4, |
paul@0 | 161 | Control_bpp_18bpp = 5, |
paul@0 | 162 | Control_bpp_24bpp = 5, |
paul@0 | 163 | Control_bpp_24bpp_comp = 6, |
paul@0 | 164 | Control_bpp_30bpp = 7, |
paul@0 | 165 | Control_bpp_32bpp = 7, |
paul@0 | 166 | Control_bpp_mask = 0x7, |
paul@0 | 167 | }; |
paul@0 | 168 | |
paul@0 | 169 | // Command descriptions. |
paul@0 | 170 | |
paul@0 | 171 | enum Command_bits : unsigned |
paul@0 | 172 | { |
paul@0 | 173 | Command_frame_start_irq = 31, // SOFINT (start of frame interrupt) |
paul@0 | 174 | Command_frame_end_irq = 30, // EOFINT (end of frame interrupt) |
paul@0 | 175 | Command_lcm_command = 29, // JZ4780: CMD (LCM command/data via DMA0) |
paul@0 | 176 | Command_palette_buffer = 28, // PAL (descriptor references palette, not display data) |
paul@0 | 177 | Command_frame_compressed = 27, // JZ4780: COMPEN (16/24bpp compression enabled) |
paul@0 | 178 | Command_frame_enable = 26, // JZ4780: FRM_EN |
paul@0 | 179 | Command_field_even = 25, // JZ4780: FIELD_SEL (interlace even field) |
paul@0 | 180 | Command_16x16_block = 24, // JZ4780: 16x16BLOCK (fetch data by 16x16 block) |
paul@0 | 181 | Command_buffer_length = 0, // LEN |
paul@0 | 182 | }; |
paul@0 | 183 | |
paul@0 | 184 | enum Command_values : unsigned |
paul@0 | 185 | { |
paul@0 | 186 | Command_buffer_length_mask = 0x00ffffff, |
paul@0 | 187 | }; |
paul@0 | 188 | |
paul@69 | 189 | // Status descriptions. |
paul@69 | 190 | |
paul@69 | 191 | enum Status_bits : unsigned |
paul@69 | 192 | { |
paul@69 | 193 | Status_frame_end_irq = 5, |
paul@69 | 194 | Status_frame_start_irq = 4, |
paul@72 | 195 | Status_out_underrun_irq = 3, |
paul@72 | 196 | Status_in0_underrun_irq = 2, |
paul@72 | 197 | Status_in1_underrun_irq = 1, |
paul@69 | 198 | Status_disabled = 0, |
paul@69 | 199 | }; |
paul@69 | 200 | |
paul@69 | 201 | // OSD configuration bits (JZ4780). |
paul@69 | 202 | |
paul@69 | 203 | enum Osd_config_bits : unsigned |
paul@69 | 204 | { |
paul@72 | 205 | Osd_config_fg1_pixel_alpha_enable = 17, |
paul@69 | 206 | Osd_config_fg1_frame_start_irq_enable = 15, |
paul@69 | 207 | Osd_config_fg1_frame_end_irq_enable = 14, |
paul@69 | 208 | Osd_config_fg0_frame_start_irq_enable = 11, |
paul@69 | 209 | Osd_config_fg0_frame_end_irq_enable = 10, |
paul@72 | 210 | Osd_config_fg1_enable = 4, |
paul@72 | 211 | Osd_config_fg0_enable = 3, |
paul@72 | 212 | Osd_config_alpha_enable = 2, |
paul@72 | 213 | Osd_config_fg0_pixel_alpha_enable = 1, |
paul@69 | 214 | Osd_config_enable = 0, |
paul@69 | 215 | }; |
paul@69 | 216 | |
paul@72 | 217 | enum Osd_control_bits : unsigned |
paul@72 | 218 | { |
paul@72 | 219 | Osd_control_ipu_clock_enable = 15, |
paul@72 | 220 | }; |
paul@72 | 221 | |
paul@69 | 222 | // RGB control (JZ4780). |
paul@69 | 223 | |
paul@69 | 224 | enum Rgb_control_bits : unsigned |
paul@69 | 225 | { |
paul@69 | 226 | Rgb_data_padded = 15, // RGBDM |
paul@69 | 227 | Rgb_padding_mode = 14, // DMM |
paul@69 | 228 | Rgb_422 = 8, // 422 |
paul@69 | 229 | Rgb_format_enable = 7, // RGBFMT |
paul@69 | 230 | Rgb_odd_line = 4, // OddRGB |
paul@69 | 231 | Rgb_even_line = 0, // EvenRGB |
paul@69 | 232 | }; |
paul@69 | 233 | |
paul@69 | 234 | enum Rgb_control_values : unsigned |
paul@69 | 235 | { |
paul@69 | 236 | Rgb_padding_end = 0U << Rgb_padding_mode, |
paul@69 | 237 | Rgb_padding_start = 1U << Rgb_padding_mode, |
paul@69 | 238 | Rgb_odd_line_rgb = 0U << Rgb_odd_line, |
paul@69 | 239 | Rgb_odd_line_rbg = 1U << Rgb_odd_line, |
paul@69 | 240 | Rgb_odd_line_grb = 2U << Rgb_odd_line, |
paul@69 | 241 | Rgb_odd_line_gbr = 3U << Rgb_odd_line, |
paul@69 | 242 | Rgb_odd_line_brg = 4U << Rgb_odd_line, |
paul@69 | 243 | Rgb_odd_line_bgr = 5U << Rgb_odd_line, |
paul@69 | 244 | Rgb_even_line_rgb = 0U << Rgb_even_line, |
paul@69 | 245 | Rgb_even_line_rbg = 1U << Rgb_even_line, |
paul@69 | 246 | Rgb_even_line_grb = 2U << Rgb_even_line, |
paul@69 | 247 | Rgb_even_line_gbr = 3U << Rgb_even_line, |
paul@69 | 248 | Rgb_even_line_brg = 4U << Rgb_even_line, |
paul@69 | 249 | Rgb_even_line_bgr = 5U << Rgb_even_line, |
paul@69 | 250 | }; |
paul@69 | 251 | |
paul@72 | 252 | // Alpha levels (JZ4780). |
paul@72 | 253 | |
paul@72 | 254 | enum Alpha_levels_bits : unsigned |
paul@72 | 255 | { |
paul@72 | 256 | Alpha_level_fg1 = 8, |
paul@72 | 257 | Alpha_level_fg0 = 0, |
paul@72 | 258 | }; |
paul@72 | 259 | |
paul@72 | 260 | enum Alpha_levels_values : unsigned |
paul@72 | 261 | { |
paul@72 | 262 | Alpha_level_fg1_mask = 0x0000ff00, |
paul@72 | 263 | Alpha_level_fg0_mask = 0x000000ff, |
paul@72 | 264 | }; |
paul@72 | 265 | |
paul@69 | 266 | // Priority level. |
paul@69 | 267 | |
paul@69 | 268 | enum Priority_level_bits : unsigned |
paul@69 | 269 | { |
paul@69 | 270 | Priority_mode = 31, |
paul@69 | 271 | Priority_highest_burst = 28, |
paul@69 | 272 | Priority_threshold2 = 18, |
paul@69 | 273 | Priority_threshold1 = 9, |
paul@69 | 274 | Priority_threshold0 = 0, |
paul@69 | 275 | }; |
paul@69 | 276 | |
paul@69 | 277 | enum Priority_level_values : unsigned |
paul@69 | 278 | { |
paul@69 | 279 | Priority_mode_dynamic = 0U << Priority_mode, |
paul@69 | 280 | Priority_mode_arbiter = 1U << Priority_mode, |
paul@69 | 281 | }; |
paul@69 | 282 | |
paul@69 | 283 | enum Priority_burst_values : unsigned |
paul@69 | 284 | { |
paul@69 | 285 | Priority_burst_4 = 0, |
paul@69 | 286 | Priority_burst_8 = 1, |
paul@69 | 287 | Priority_burst_16 = 2, |
paul@69 | 288 | Priority_burst_32 = 3, |
paul@69 | 289 | Priority_burst_64 = 4, |
paul@69 | 290 | Priority_burst_16_cont = 5, |
paul@69 | 291 | Priority_burst_disable = 7, |
paul@69 | 292 | }; |
paul@69 | 293 | |
paul@69 | 294 | // Position descriptor member. |
paul@69 | 295 | |
paul@69 | 296 | enum Position_bits : unsigned |
paul@69 | 297 | { |
paul@69 | 298 | Position_bpp = 27, |
paul@69 | 299 | Position_premultiply_lcd = 26, |
paul@69 | 300 | Position_coefficient = 24, |
paul@69 | 301 | Position_y_position = 12, |
paul@69 | 302 | Position_x_position = 0, |
paul@69 | 303 | }; |
paul@69 | 304 | |
paul@69 | 305 | enum Position_values : unsigned |
paul@69 | 306 | { |
paul@69 | 307 | Position_bpp_15_16bpp = 4, |
paul@69 | 308 | Position_bpp_18_24bpp = 5, |
paul@69 | 309 | Position_bpp_30bpp = 7, |
paul@69 | 310 | }; |
paul@69 | 311 | |
paul@0 | 312 | |
paul@0 | 313 | |
paul@0 | 314 | // Utility functions. |
paul@0 | 315 | |
paul@0 | 316 | // Round values up according to the resolution. |
paul@0 | 317 | |
paul@0 | 318 | static uint32_t align(uint32_t value, uint32_t resolution) |
paul@0 | 319 | { |
paul@0 | 320 | return (value + (resolution - 1)) & ~(resolution - 1); |
paul@0 | 321 | } |
paul@0 | 322 | |
paul@0 | 323 | // Value pair encoding. |
paul@0 | 324 | |
paul@0 | 325 | static uint32_t encode_pair(uint32_t start, uint32_t end) |
paul@0 | 326 | { |
paul@0 | 327 | return (start << Value_first) | (end << Value_second); |
paul@0 | 328 | } |
paul@0 | 329 | |
paul@0 | 330 | // RGB conversions. |
paul@0 | 331 | |
paul@0 | 332 | static uint16_t rgb8_to_rgb16(uint8_t rgb) |
paul@0 | 333 | { |
paul@0 | 334 | return ((((rgb & 0xe0) >> 5) * 4) << 11) | ((((rgb & 0x1c) >> 2) * 9) << 6) | ((rgb & 0x03) * 10); |
paul@0 | 335 | } |
paul@0 | 336 | |
paul@0 | 337 | static uint16_t rgb4_to_rgb16(uint8_t rgb) |
paul@0 | 338 | { |
paul@0 | 339 | return ((((rgb & 8) >> 3) * 0x1f) << 11) | ((((rgb & 6) >> 1) * 0x15) << 5) | ((rgb & 1) * 0x1f); |
paul@0 | 340 | } |
paul@0 | 341 | |
paul@0 | 342 | |
paul@0 | 343 | |
paul@0 | 344 | |
paul@0 | 345 | // If implemented as a Hw::Device, various properties would be |
paul@0 | 346 | // initialised in the constructor and obtained from the device tree |
paul@0 | 347 | // definitions. |
paul@0 | 348 | |
paul@0 | 349 | Lcd_jz4740_chip::Lcd_jz4740_chip(l4_addr_t addr, Jz4740_lcd_panel *panel) |
paul@0 | 350 | : _panel(panel) |
paul@0 | 351 | { |
paul@0 | 352 | _regs = new Hw::Mmio_register_block<32>(addr); |
paul@72 | 353 | _burst_size = 64; // 64-word burst size (JZ4780) |
paul@72 | 354 | //_burst_size = 16; // 16-word burst size |
paul@0 | 355 | |
paul@0 | 356 | // add_cid("lcd"); |
paul@0 | 357 | // add_cid("lcd-jz4740"); |
paul@0 | 358 | } |
paul@0 | 359 | |
paul@0 | 360 | struct Jz4740_lcd_panel * |
paul@0 | 361 | Lcd_jz4740_chip::get_panel() |
paul@0 | 362 | { |
paul@0 | 363 | return _panel; |
paul@0 | 364 | } |
paul@0 | 365 | |
paul@0 | 366 | void |
paul@0 | 367 | Lcd_jz4740_chip::disable() |
paul@0 | 368 | { |
paul@0 | 369 | // Set the disable bit for normal shutdown. |
paul@0 | 370 | |
paul@69 | 371 | _regs[Lcd_control] = _regs[Lcd_control] | (1U << Control_disable); |
paul@0 | 372 | } |
paul@0 | 373 | |
paul@0 | 374 | void |
paul@0 | 375 | Lcd_jz4740_chip::disable_quick() |
paul@0 | 376 | { |
paul@0 | 377 | // Clear the enable bit for quick shutdown. |
paul@0 | 378 | |
paul@69 | 379 | _regs[Lcd_control] = _regs[Lcd_control] & ~(1U << Control_enable); |
paul@0 | 380 | } |
paul@0 | 381 | |
paul@0 | 382 | void |
paul@0 | 383 | Lcd_jz4740_chip::enable() |
paul@0 | 384 | { |
paul@0 | 385 | // Clear the disable bit and set the enable bit. |
paul@69 | 386 | // JZ4780: OSD status set. |
paul@0 | 387 | |
paul@69 | 388 | _regs[Osd_status] = 0; |
paul@69 | 389 | _regs[Lcd_status] = 0; |
paul@69 | 390 | _regs[Lcd_control] = (_regs[Lcd_control] & ~(1U << Control_disable)) | (1U << Control_enable); |
paul@69 | 391 | printf("LCD control: %x\n", (unsigned int) _regs[Lcd_control]); |
paul@69 | 392 | } |
paul@69 | 393 | |
paul@69 | 394 | bool |
paul@69 | 395 | Lcd_jz4740_chip::enabled() |
paul@69 | 396 | { |
paul@69 | 397 | return !(_regs[Lcd_status] & (1U << Status_disabled)); |
paul@0 | 398 | } |
paul@0 | 399 | |
paul@0 | 400 | // Calculate and return the pixel clock frequency. |
paul@0 | 401 | |
paul@0 | 402 | int |
paul@0 | 403 | Lcd_jz4740_chip::get_pixel_clock() |
paul@0 | 404 | { |
paul@0 | 405 | int pclk, multiplier; |
paul@0 | 406 | |
paul@0 | 407 | // Serial mode: 3 pixel clock cycles per pixel (one per channel). |
paul@0 | 408 | // Parallel mode: 1 pixel clock cycle per pixel. |
paul@0 | 409 | |
paul@0 | 410 | multiplier = have_serial_tft() ? 3 : 1; |
paul@0 | 411 | |
paul@0 | 412 | // Derive pixel clock rate from frame rate. |
paul@0 | 413 | // This multiplies the number of pixel periods in a line by the number of |
paul@0 | 414 | // lines in a frame, thus obtaining the number of such periods in a frame. |
paul@0 | 415 | // Multiplying this result with the frame rate yields the pixel frequency. |
paul@0 | 416 | |
paul@0 | 417 | pclk = _panel->frame_rate * |
paul@0 | 418 | (_panel->width * multiplier + |
paul@0 | 419 | _panel->hsync + _panel->line_start + _panel->line_end) * |
paul@0 | 420 | (_panel->height + |
paul@0 | 421 | _panel->vsync + _panel->frame_start + _panel->frame_end); |
paul@0 | 422 | |
paul@0 | 423 | // STN panel adjustments. |
paul@0 | 424 | |
paul@0 | 425 | if (have_stn_panel()) |
paul@0 | 426 | { |
paul@0 | 427 | // Colour STN panels apparently need to be driven at three times the rate. |
paul@0 | 428 | |
paul@0 | 429 | if (have_colour_stn()) pclk = (pclk * 3); |
paul@0 | 430 | |
paul@0 | 431 | // Reduce the rate according to the width of the STN connection. |
paul@0 | 432 | // Since the pins setting employs log2(pins), a shift by this value is |
paul@0 | 433 | // equivalent to a division by the number of pins. |
paul@0 | 434 | |
paul@0 | 435 | pclk = pclk >> ((_panel->config & Config_stn_pins_mask) >> Jz4740_lcd_config_stn_pins); |
paul@0 | 436 | |
paul@0 | 437 | // Divide the rate by the number of panels. |
paul@0 | 438 | |
paul@0 | 439 | pclk /= get_panels(); |
paul@0 | 440 | } |
paul@0 | 441 | |
paul@0 | 442 | return pclk; |
paul@0 | 443 | } |
paul@0 | 444 | |
paul@0 | 445 | |
paul@0 | 446 | |
paul@0 | 447 | // Return the panel mode. |
paul@0 | 448 | |
paul@0 | 449 | uint32_t |
paul@0 | 450 | Lcd_jz4740_chip::_mode() |
paul@0 | 451 | { |
paul@0 | 452 | return _panel->config & Config_mode_mask; |
paul@0 | 453 | } |
paul@0 | 454 | |
paul@0 | 455 | // Return the number of panels available. |
paul@0 | 456 | |
paul@0 | 457 | int |
paul@0 | 458 | Lcd_jz4740_chip::get_panels() |
paul@0 | 459 | { |
paul@0 | 460 | uint32_t mode = _mode(); |
paul@0 | 461 | |
paul@0 | 462 | return (mode == Jz4740_lcd_mode_stn_dual_colour) || |
paul@0 | 463 | (mode == Jz4740_lcd_mode_stn_dual_mono) ? 2 : 1; |
paul@0 | 464 | } |
paul@0 | 465 | |
paul@0 | 466 | // Return whether the panel is STN. |
paul@0 | 467 | |
paul@0 | 468 | int |
paul@0 | 469 | Lcd_jz4740_chip::have_stn_panel() |
paul@0 | 470 | { |
paul@0 | 471 | uint32_t mode = _mode(); |
paul@0 | 472 | |
paul@0 | 473 | return ((mode == Jz4740_lcd_mode_stn_single_colour) || |
paul@0 | 474 | (mode == Jz4740_lcd_mode_stn_dual_colour) || |
paul@0 | 475 | (mode == Jz4740_lcd_mode_stn_single_mono) || |
paul@0 | 476 | (mode == Jz4740_lcd_mode_stn_dual_mono)); |
paul@0 | 477 | } |
paul@0 | 478 | |
paul@0 | 479 | // Return whether the panel is colour STN. |
paul@0 | 480 | |
paul@0 | 481 | int |
paul@0 | 482 | Lcd_jz4740_chip::have_colour_stn() |
paul@0 | 483 | { |
paul@0 | 484 | uint32_t mode = _mode(); |
paul@0 | 485 | |
paul@0 | 486 | return ((mode == Jz4740_lcd_mode_stn_single_colour) || |
paul@0 | 487 | (mode == Jz4740_lcd_mode_stn_dual_colour)); |
paul@0 | 488 | } |
paul@0 | 489 | |
paul@0 | 490 | // Return whether the panel is colour STN. |
paul@0 | 491 | |
paul@0 | 492 | int |
paul@0 | 493 | Lcd_jz4740_chip::have_serial_tft() |
paul@0 | 494 | { |
paul@0 | 495 | return _mode() == Jz4740_lcd_mode_tft_serial; |
paul@0 | 496 | } |
paul@0 | 497 | |
paul@0 | 498 | |
paul@0 | 499 | |
paul@69 | 500 | // Return the pixel memory size in bits. |
paul@69 | 501 | |
paul@69 | 502 | l4_size_t |
paul@69 | 503 | Lcd_jz4740_chip::get_pixel_size() |
paul@69 | 504 | { |
paul@69 | 505 | if (_panel->bpp > 16) |
paul@69 | 506 | return 32; |
paul@69 | 507 | else if (_panel->bpp > 8) |
paul@69 | 508 | return 16; |
paul@69 | 509 | else |
paul@69 | 510 | return _panel->bpp; |
paul@69 | 511 | } |
paul@69 | 512 | |
paul@0 | 513 | // Return the line memory size. |
paul@0 | 514 | |
paul@0 | 515 | l4_size_t |
paul@0 | 516 | Lcd_jz4740_chip::get_line_size() |
paul@0 | 517 | { |
paul@0 | 518 | // Lines must be aligned to a word boundary. |
paul@0 | 519 | |
paul@69 | 520 | return align((_panel->width * get_pixel_size()) / 8, sizeof(uint32_t)); |
paul@0 | 521 | } |
paul@0 | 522 | |
paul@0 | 523 | // Return the screen memory size. |
paul@0 | 524 | |
paul@0 | 525 | l4_size_t |
paul@0 | 526 | Lcd_jz4740_chip::get_screen_size() |
paul@0 | 527 | { |
paul@0 | 528 | return get_line_size() * _panel->height; |
paul@0 | 529 | } |
paul@0 | 530 | |
paul@0 | 531 | // Return the aligned size for the DMA transfer. |
paul@0 | 532 | |
paul@0 | 533 | l4_size_t |
paul@0 | 534 | Lcd_jz4740_chip::get_aligned_size() |
paul@0 | 535 | { |
paul@0 | 536 | return align(get_screen_size(), _burst_size * sizeof(uint32_t)); |
paul@0 | 537 | } |
paul@0 | 538 | |
paul@0 | 539 | // Return the size of the palette. |
paul@0 | 540 | |
paul@0 | 541 | l4_size_t |
paul@0 | 542 | Lcd_jz4740_chip::get_palette_size() |
paul@0 | 543 | { |
paul@0 | 544 | // No palette for modes with more than eight bits per pixel. |
paul@0 | 545 | |
paul@0 | 546 | if (_panel->bpp > 8) return 0; |
paul@0 | 547 | |
paul@0 | 548 | // Get the size of a collection of two-byte entries, one per colour. |
paul@0 | 549 | |
paul@69 | 550 | return (1U << (_panel->bpp)) * sizeof(uint16_t); |
paul@0 | 551 | } |
paul@0 | 552 | |
paul@0 | 553 | // Return the aligned size of the palette for the DMA transfer. |
paul@0 | 554 | |
paul@0 | 555 | l4_size_t |
paul@0 | 556 | Lcd_jz4740_chip::get_aligned_palette_size() |
paul@0 | 557 | { |
paul@0 | 558 | return align(get_palette_size(), _burst_size * sizeof(uint32_t)); |
paul@0 | 559 | } |
paul@0 | 560 | |
paul@0 | 561 | // Return the total memory requirements of the framebuffers and palette. |
paul@0 | 562 | |
paul@0 | 563 | l4_size_t |
paul@0 | 564 | Lcd_jz4740_chip::get_total_size() |
paul@0 | 565 | { |
paul@0 | 566 | return get_aligned_size() * get_panels() + get_aligned_palette_size(); |
paul@0 | 567 | } |
paul@0 | 568 | |
paul@0 | 569 | // Return the total memory requirements of any DMA descriptors. |
paul@0 | 570 | |
paul@0 | 571 | l4_size_t |
paul@0 | 572 | Lcd_jz4740_chip::get_descriptors_size() |
paul@0 | 573 | { |
paul@0 | 574 | return 3 * sizeof(struct Jz4740_lcd_descriptor); |
paul@0 | 575 | } |
paul@0 | 576 | |
paul@0 | 577 | |
paul@0 | 578 | |
paul@0 | 579 | // Functions returning addresses of each data region. |
paul@0 | 580 | // The base parameter permits the retrieval of virtual or physical addresses. |
paul@0 | 581 | |
paul@0 | 582 | l4_addr_t |
paul@0 | 583 | Lcd_jz4740_chip::get_palette(l4_addr_t base) |
paul@0 | 584 | { |
paul@0 | 585 | // Use memory at the end of the allocated region for the palette. |
paul@0 | 586 | |
paul@0 | 587 | return base + (get_panels() * get_aligned_size()) - get_aligned_palette_size(); |
paul@0 | 588 | } |
paul@0 | 589 | |
paul@0 | 590 | l4_addr_t |
paul@0 | 591 | Lcd_jz4740_chip::get_framebuffer(int panel, l4_addr_t base) |
paul@0 | 592 | { |
paul@0 | 593 | // Framebuffers for panels are allocated at the start of the region. |
paul@0 | 594 | |
paul@0 | 595 | return base + (panel * get_aligned_size()); |
paul@0 | 596 | } |
paul@0 | 597 | |
paul@0 | 598 | |
paul@0 | 599 | |
paul@0 | 600 | // Palette initialisation. |
paul@0 | 601 | |
paul@0 | 602 | void |
paul@0 | 603 | Lcd_jz4740_chip::init_palette(l4_addr_t palette) |
paul@0 | 604 | { |
paul@69 | 605 | uint8_t colours = 1U << (_panel->bpp); |
paul@0 | 606 | uint16_t *entry = (uint16_t *) palette; |
paul@0 | 607 | uint16_t *end = entry + colours; |
paul@0 | 608 | uint8_t value = 0; |
paul@0 | 609 | |
paul@0 | 610 | while (entry < end) |
paul@0 | 611 | { |
paul@0 | 612 | switch (_panel->bpp) |
paul@0 | 613 | { |
paul@0 | 614 | case 4: |
paul@0 | 615 | *entry = rgb4_to_rgb16(value); |
paul@0 | 616 | break; |
paul@0 | 617 | |
paul@0 | 618 | case 8: |
paul@0 | 619 | *entry = rgb8_to_rgb16(value); |
paul@0 | 620 | break; |
paul@0 | 621 | |
paul@0 | 622 | default: |
paul@0 | 623 | break; |
paul@0 | 624 | } |
paul@0 | 625 | |
paul@0 | 626 | value++; |
paul@0 | 627 | entry++; |
paul@0 | 628 | } |
paul@0 | 629 | } |
paul@0 | 630 | |
paul@0 | 631 | |
paul@0 | 632 | |
paul@0 | 633 | // Return colour depth control value. |
paul@0 | 634 | // NOTE: Not supporting JZ4780 options. |
paul@0 | 635 | |
paul@0 | 636 | uint32_t |
paul@0 | 637 | Lcd_jz4740_chip::_control_bpp() |
paul@0 | 638 | { |
paul@0 | 639 | switch (_panel->bpp) |
paul@0 | 640 | { |
paul@0 | 641 | case 1: return Control_bpp_1bpp; |
paul@0 | 642 | case 2: return Control_bpp_2bpp; |
paul@0 | 643 | case 3 ... 4: return Control_bpp_4bpp; |
paul@0 | 644 | case 5 ... 8: return Control_bpp_8bpp; |
paul@0 | 645 | case 9 ... 15: return Control_bpp_15bpp | (Rgb_mode_555 << Control_rgb_mode); |
paul@0 | 646 | case 17 ... 18: return Control_bpp_18bpp; |
paul@0 | 647 | case 19 ... 32: return Control_bpp_24bpp; |
paul@0 | 648 | case 16: |
paul@0 | 649 | default: return Control_bpp_16bpp; |
paul@0 | 650 | } |
paul@0 | 651 | } |
paul@0 | 652 | |
paul@69 | 653 | // Return colour depth control value. |
paul@69 | 654 | // JZ4780 position details only. |
paul@69 | 655 | |
paul@69 | 656 | uint32_t |
paul@69 | 657 | Lcd_jz4740_chip::_position_bpp() |
paul@69 | 658 | { |
paul@69 | 659 | uint32_t value; |
paul@69 | 660 | |
paul@69 | 661 | switch (_panel->bpp) |
paul@69 | 662 | { |
paul@69 | 663 | case 15: case 16: value = Position_bpp_15_16bpp; break; |
paul@69 | 664 | case 18: case 24: value = Position_bpp_18_24bpp; break; |
paul@69 | 665 | case 30: value = Position_bpp_30bpp; break; |
paul@69 | 666 | default: value = 0; break; |
paul@69 | 667 | } |
paul@69 | 668 | |
paul@69 | 669 | return value << Position_bpp; |
paul@69 | 670 | } |
paul@69 | 671 | |
paul@0 | 672 | // Return a panel-related control value. |
paul@0 | 673 | |
paul@0 | 674 | uint32_t |
paul@0 | 675 | Lcd_jz4740_chip::_control_panel() |
paul@0 | 676 | { |
paul@0 | 677 | if (have_stn_panel()) |
paul@69 | 678 | return _control_stn_frc() << Control_frc_algorithm; |
paul@0 | 679 | else |
paul@0 | 680 | return 0; |
paul@0 | 681 | } |
paul@0 | 682 | |
paul@0 | 683 | // Return a STN-related control value. |
paul@0 | 684 | |
paul@0 | 685 | uint32_t |
paul@0 | 686 | Lcd_jz4740_chip::_control_stn_frc() |
paul@0 | 687 | { |
paul@0 | 688 | if (_panel->bpp <= 2) |
paul@0 | 689 | return Frc_greyscales_2; |
paul@0 | 690 | if (_panel->bpp <= 4) |
paul@0 | 691 | return Frc_greyscales_4; |
paul@0 | 692 | return Frc_greyscales_16; |
paul@0 | 693 | } |
paul@0 | 694 | |
paul@0 | 695 | // Return a transfer-related control value. |
paul@0 | 696 | |
paul@0 | 697 | uint32_t |
paul@0 | 698 | Lcd_jz4740_chip::_control_transfer() |
paul@0 | 699 | { |
paul@0 | 700 | uint32_t length; |
paul@0 | 701 | |
paul@0 | 702 | switch (_burst_size) |
paul@0 | 703 | { |
paul@0 | 704 | case 4: length = Burst_length_4; break; |
paul@0 | 705 | case 8: length = Burst_length_8; break; |
paul@0 | 706 | case 32: length = Burst_length_32; break; |
paul@0 | 707 | case 64: length = Burst_length_64; break; |
paul@0 | 708 | case 16: |
paul@0 | 709 | default: length = Burst_length_16; break; |
paul@0 | 710 | } |
paul@0 | 711 | |
paul@69 | 712 | return (length << Control_burst_length) | (1U << Control_out_underrun); |
paul@69 | 713 | } |
paul@69 | 714 | |
paul@69 | 715 | // Return an interrupt-related control value. |
paul@69 | 716 | |
paul@69 | 717 | uint32_t |
paul@69 | 718 | Lcd_jz4740_chip::_control_irq() |
paul@69 | 719 | { |
paul@72 | 720 | return // (1U << Control_out_underrun_irq_enable) | |
paul@72 | 721 | ((_irq_conditions & Lcd_irq_frame_start) ? (1U << Control_frame_start_irq_enable) : 0) | |
paul@69 | 722 | ((_irq_conditions & Lcd_irq_frame_end) ? (1U << Control_frame_end_irq_enable) : 0); |
paul@69 | 723 | } |
paul@69 | 724 | |
paul@69 | 725 | // Return an interrupt-related OSD configuration value. |
paul@69 | 726 | |
paul@69 | 727 | uint32_t |
paul@69 | 728 | Lcd_jz4740_chip::_osd_config_irq() |
paul@69 | 729 | { |
paul@69 | 730 | return ((_irq_conditions & Lcd_irq_frame_start) ? (1U << Osd_config_fg0_frame_start_irq_enable) : 0) | |
paul@69 | 731 | ((_irq_conditions & Lcd_irq_frame_end) ? (1U << Osd_config_fg0_frame_end_irq_enable) : 0); |
paul@69 | 732 | } |
paul@69 | 733 | |
paul@69 | 734 | // Return an interrupt-related command value. |
paul@69 | 735 | |
paul@69 | 736 | uint32_t |
paul@69 | 737 | Lcd_jz4740_chip::_command_irq() |
paul@69 | 738 | { |
paul@69 | 739 | return ((_irq_conditions & Lcd_irq_frame_start) ? (1U << Command_frame_start_irq) : 0) | |
paul@69 | 740 | ((_irq_conditions & Lcd_irq_frame_end) ? (1U << Command_frame_end_irq) : 0); |
paul@69 | 741 | } |
paul@69 | 742 | |
paul@69 | 743 | // Return an interrupt-related status value. |
paul@69 | 744 | |
paul@69 | 745 | uint32_t |
paul@69 | 746 | Lcd_jz4740_chip::_status_irq() |
paul@69 | 747 | { |
paul@72 | 748 | return // (1U << Status_out_underrun_irq) | |
paul@72 | 749 | ((_irq_conditions & Lcd_irq_frame_start) ? (1U << Status_frame_start_irq) : 0) | |
paul@69 | 750 | ((_irq_conditions & Lcd_irq_frame_end) ? (1U << Status_frame_end_irq) : 0); |
paul@69 | 751 | } |
paul@69 | 752 | |
paul@69 | 753 | uint32_t |
paul@69 | 754 | Lcd_jz4740_chip::_priority_transfer() |
paul@69 | 755 | { |
paul@69 | 756 | uint32_t length; |
paul@69 | 757 | |
paul@69 | 758 | switch (_burst_size) |
paul@69 | 759 | { |
paul@69 | 760 | case 4: length = Priority_burst_4; break; |
paul@69 | 761 | case 8: length = Priority_burst_8; break; |
paul@69 | 762 | case 32: length = Priority_burst_32; break; |
paul@69 | 763 | case 64: length = Priority_burst_64; break; |
paul@69 | 764 | case 16: |
paul@69 | 765 | default: length = Priority_burst_16; break; |
paul@69 | 766 | } |
paul@69 | 767 | |
paul@69 | 768 | return Priority_mode_arbiter | |
paul@69 | 769 | (length << Priority_highest_burst) | |
paul@69 | 770 | (511U << Priority_threshold2) | |
paul@69 | 771 | (400U << Priority_threshold1) | |
paul@69 | 772 | (256U << Priority_threshold0); |
paul@0 | 773 | } |
paul@0 | 774 | |
paul@0 | 775 | // STN panel-specific initialisation. |
paul@0 | 776 | |
paul@0 | 777 | void |
paul@0 | 778 | Lcd_jz4740_chip::_init_stn() |
paul@0 | 779 | { |
paul@0 | 780 | // Divide the height by the number of panels. |
paul@0 | 781 | |
paul@0 | 782 | uint32_t height = _panel->height / get_panels(); |
paul@0 | 783 | |
paul@0 | 784 | // Since the value is log2(pins), 1 << value yields the number of pins. |
paul@0 | 785 | |
paul@0 | 786 | int pins = 1 << ((_panel->config & Config_stn_pins_mask) >> Jz4740_lcd_config_stn_pins); |
paul@0 | 787 | |
paul@0 | 788 | // Round parameters up to a multiple of the number of pins. |
paul@0 | 789 | |
paul@0 | 790 | uint32_t hsync = align(_panel->hsync, pins); |
paul@0 | 791 | uint32_t line_start = align(_panel->line_start, pins); |
paul@0 | 792 | uint32_t line_end = align(_panel->line_end, pins); |
paul@0 | 793 | |
paul@0 | 794 | // Define the start and end positions of visible data on a line and in a frame. |
paul@0 | 795 | // Visible frame data is anchored at line zero, with the start region |
paul@0 | 796 | // preceding this line (and thus appearing at the end of the preceding frame). |
paul@0 | 797 | |
paul@0 | 798 | uint32_t line_start_pos = line_start; |
paul@0 | 799 | uint32_t line_end_pos = line_start_pos + _panel->width; |
paul@0 | 800 | uint32_t frame_start_pos = 0; |
paul@0 | 801 | uint32_t frame_end_pos = frame_start_pos + height; |
paul@0 | 802 | |
paul@0 | 803 | // Define sync pulse locations, with hsync occurring after the visible data. |
paul@0 | 804 | |
paul@0 | 805 | _regs[Lcd_hsync] = encode_pair(line_end_pos, line_end_pos + hsync); |
paul@0 | 806 | _regs[Lcd_vsync] = encode_pair(0, _panel->vsync); |
paul@0 | 807 | |
paul@0 | 808 | // Set the display area and limits. |
paul@0 | 809 | |
paul@69 | 810 | _regs[Virtual_area] = encode_pair(line_end_pos + hsync + line_end, |
paul@69 | 811 | frame_end_pos + _panel->vsync + _panel->frame_end + _panel->frame_start); |
paul@0 | 812 | |
paul@0 | 813 | _regs[Display_hlimits] = encode_pair(line_start_pos, line_end_pos); |
paul@0 | 814 | _regs[Display_vlimits] = encode_pair(frame_start_pos, frame_end_pos); |
paul@0 | 815 | |
paul@0 | 816 | // Set the AC bias signal. |
paul@0 | 817 | |
paul@0 | 818 | _regs[Lcd_ps] = encode_pair(0, _panel->frame_start + height + _panel->vsync + _panel->frame_end); |
paul@0 | 819 | } |
paul@0 | 820 | |
paul@0 | 821 | // TFT panel-specific initialisation. |
paul@0 | 822 | |
paul@0 | 823 | void |
paul@0 | 824 | Lcd_jz4740_chip::_init_tft() |
paul@0 | 825 | { |
paul@0 | 826 | // Define the start and end positions of visible data on a line and in a frame. |
paul@0 | 827 | |
paul@0 | 828 | uint32_t line_start_pos = _panel->line_start + _panel->hsync; |
paul@0 | 829 | uint32_t line_end_pos = line_start_pos + _panel->width; |
paul@0 | 830 | uint32_t frame_start_pos = _panel->frame_start + _panel->vsync; |
paul@0 | 831 | uint32_t frame_end_pos = frame_start_pos + _panel->height; |
paul@0 | 832 | |
paul@0 | 833 | // Define sync pulse locations, with pulses appearing before visible data. |
paul@0 | 834 | |
paul@0 | 835 | _regs[Lcd_hsync] = encode_pair(0, _panel->hsync); |
paul@0 | 836 | _regs[Lcd_vsync] = encode_pair(0, _panel->vsync); |
paul@0 | 837 | |
paul@0 | 838 | // Set the display area and limits. |
paul@0 | 839 | |
paul@69 | 840 | _regs[Virtual_area] = encode_pair(line_end_pos + _panel->line_end, |
paul@69 | 841 | frame_end_pos + _panel->frame_end); |
paul@0 | 842 | |
paul@0 | 843 | _regs[Display_hlimits] = encode_pair(line_start_pos, line_end_pos); |
paul@0 | 844 | _regs[Display_vlimits] = encode_pair(frame_start_pos, frame_end_pos); |
paul@0 | 845 | } |
paul@0 | 846 | |
paul@0 | 847 | // Initialise the panel. |
paul@0 | 848 | // NOTE: Only generic STN and TFT panels are supported. |
paul@0 | 849 | |
paul@0 | 850 | void |
paul@0 | 851 | Lcd_jz4740_chip::_init_panel() |
paul@0 | 852 | { |
paul@0 | 853 | if (have_stn_panel()) |
paul@0 | 854 | _init_stn(); |
paul@0 | 855 | else |
paul@0 | 856 | switch (_mode()) |
paul@0 | 857 | { |
paul@0 | 858 | case Jz4740_lcd_mode_tft_generic: |
paul@0 | 859 | case Jz4740_lcd_mode_tft_casio: |
paul@0 | 860 | case Jz4740_lcd_mode_tft_serial: _init_tft(); |
paul@0 | 861 | |
paul@0 | 862 | default: break; |
paul@0 | 863 | } |
paul@0 | 864 | } |
paul@0 | 865 | |
paul@0 | 866 | // Initialise a DMA descriptor. |
paul@0 | 867 | |
paul@0 | 868 | void |
paul@0 | 869 | Lcd_jz4740_chip::_set_descriptor(struct Jz4740_lcd_descriptor &desc, |
paul@0 | 870 | l4_addr_t source, l4_size_t size, |
paul@0 | 871 | struct Jz4740_lcd_descriptor *next, |
paul@72 | 872 | uint32_t flags, |
paul@72 | 873 | bool frame_enable) |
paul@0 | 874 | { |
paul@0 | 875 | // In the command, indicate the number of words from the source for transfer. |
paul@0 | 876 | |
paul@0 | 877 | desc.next = next; |
paul@72 | 878 | desc.source = frame_enable ? source : 0; |
paul@69 | 879 | desc.identifier = source; |
paul@69 | 880 | desc.command = ((size / sizeof(uint32_t)) & Command_buffer_length_mask) | |
paul@72 | 881 | (frame_enable ? (1U << Command_frame_enable) : 0) | |
paul@69 | 882 | flags; |
paul@69 | 883 | |
paul@69 | 884 | // Initialise "new" descriptor fields. |
paul@69 | 885 | |
paul@69 | 886 | desc.offset = 0; |
paul@69 | 887 | desc.page_width = 0; |
paul@72 | 888 | desc.command_position = (1U << Position_premultiply_lcd) | |
paul@72 | 889 | ((frame_enable ? 1U : 3U) << Position_coefficient) | |
paul@69 | 890 | _position_bpp(); |
paul@72 | 891 | desc.fg_size = 0xff000000 | |
paul@72 | 892 | ((_panel->height - 1) << 12) | |
paul@72 | 893 | ((_panel->width - 1) << 0); |
paul@0 | 894 | } |
paul@0 | 895 | |
paul@0 | 896 | |
paul@0 | 897 | |
paul@0 | 898 | // Initialise the LCD controller with the memory, panel and framebuffer details. |
paul@0 | 899 | // Any palette must be initialised separately using get_palette and init_palette. |
paul@0 | 900 | |
paul@0 | 901 | void |
paul@0 | 902 | Lcd_jz4740_chip::config(struct Jz4740_lcd_descriptor *desc_vaddr, |
paul@0 | 903 | struct Jz4740_lcd_descriptor *desc_paddr, |
paul@0 | 904 | l4_addr_t fb_paddr) |
paul@0 | 905 | { |
paul@69 | 906 | // NOTE: Remarks in the Ingenic Linux 3.0.8 driver suggest that the JZ4775 and |
paul@69 | 907 | // NOTE: JZ4780 do not support palettes. |
paul@69 | 908 | |
paul@0 | 909 | int have_palette = (_panel->bpp <= 8); |
paul@0 | 910 | |
paul@72 | 911 | bool _have_fg1 = true; // NOTE: To be formalised! |
paul@72 | 912 | |
paul@0 | 913 | // Provide the first framebuffer descriptor in single and dual modes. |
paul@0 | 914 | // Flip back and forth between any palette and the framebuffer. |
paul@0 | 915 | |
paul@0 | 916 | _set_descriptor(desc_vaddr[0], get_framebuffer(0, fb_paddr), |
paul@69 | 917 | get_aligned_size(), |
paul@69 | 918 | have_palette ? desc_paddr + 2 : desc_paddr, |
paul@69 | 919 | _command_irq()); |
paul@0 | 920 | |
paul@0 | 921 | // Provide the second framebuffer descriptor only in dual-panel mode. |
paul@0 | 922 | // Only employ this descriptor in the second DMA channel. |
paul@0 | 923 | |
paul@72 | 924 | if ((get_panels() == 2) || _have_fg1) |
paul@0 | 925 | _set_descriptor(desc_vaddr[1], get_framebuffer(1, fb_paddr), |
paul@69 | 926 | get_aligned_size(), |
paul@69 | 927 | desc_paddr + 1, |
paul@72 | 928 | _command_irq(), |
paul@72 | 929 | false); |
paul@0 | 930 | |
paul@0 | 931 | // Initialise palette descriptor details for lower colour depths. |
paul@0 | 932 | |
paul@0 | 933 | if (have_palette) |
paul@0 | 934 | _set_descriptor(desc_vaddr[2], get_palette(fb_paddr), |
paul@69 | 935 | get_aligned_palette_size(), |
paul@0 | 936 | desc_paddr, |
paul@0 | 937 | Command_palette_buffer); |
paul@0 | 938 | |
paul@0 | 939 | // Flush cached structure data. |
paul@0 | 940 | |
paul@0 | 941 | l4_cache_clean_data((unsigned long) desc_vaddr, |
paul@0 | 942 | (unsigned long) desc_vaddr + get_descriptors_size()); |
paul@0 | 943 | |
paul@0 | 944 | // Configure DMA by setting frame descriptor addresses. |
paul@0 | 945 | |
paul@0 | 946 | // Provide the palette descriptor address first, if employed. |
paul@0 | 947 | |
paul@0 | 948 | _regs[Desc_address_0] = (uint32_t) (have_palette ? desc_paddr + 2 : desc_paddr); |
paul@0 | 949 | |
paul@0 | 950 | // Provide a descriptor for the second DMA channel in dual-panel mode. |
paul@0 | 951 | |
paul@72 | 952 | if ((get_panels() == 2) || _have_fg1) |
paul@0 | 953 | _regs[Desc_address_1] = (uint32_t) (desc_paddr + 1); |
paul@0 | 954 | |
paul@0 | 955 | // Initialise panel-related registers. |
paul@0 | 956 | |
paul@0 | 957 | _init_panel(); |
paul@0 | 958 | |
paul@0 | 959 | // Initialise the control and configuration registers. |
paul@69 | 960 | // NOTE: JZ4780 does not support bpp setting here. |
paul@0 | 961 | |
paul@69 | 962 | _regs[Lcd_control] = _control_panel() | _control_bpp() | _control_transfer() | _control_irq(); |
paul@0 | 963 | _regs[Lcd_config] = _panel->config; |
paul@69 | 964 | |
paul@69 | 965 | // NOTE: JZ4780 only. |
paul@69 | 966 | |
paul@69 | 967 | _regs[Rgb_control] = (1U << Rgb_format_enable) | Rgb_odd_line_rgb | Rgb_even_line_rgb; |
paul@69 | 968 | _regs[Priority_level] = _priority_transfer(); |
paul@72 | 969 | _regs[Osd_config] = //_osd_config_irq() | |
paul@72 | 970 | (1U << Osd_config_enable) | |
paul@72 | 971 | (1U << Osd_config_alpha_enable); |
paul@72 | 972 | _regs[Alpha_levels] = ((255U << Alpha_level_fg1) & Alpha_level_fg1_mask) | |
paul@72 | 973 | ((255U << Alpha_level_fg0) & Alpha_level_fg0_mask); |
paul@69 | 974 | |
paul@69 | 975 | printf("LCD control: %08x\n", (unsigned int) _regs[Lcd_control]); |
paul@69 | 976 | printf("LCD status: %08x\n", (unsigned int) _regs[Lcd_status]); |
paul@72 | 977 | printf("OSD control: %08x\n", (unsigned int) _regs[Osd_control]); |
paul@69 | 978 | printf("OSD config: %08x\n", (unsigned int) _regs[Osd_config]); |
paul@69 | 979 | printf("OSD status: %08x\n", (unsigned int) _regs[Osd_status]); |
paul@69 | 980 | } |
paul@69 | 981 | |
paul@69 | 982 | // Set the interrupt for controller-related events. |
paul@69 | 983 | |
paul@69 | 984 | void |
paul@69 | 985 | Lcd_jz4740_chip::set_irq(l4_cap_idx_t irq, enum Jz4740_lcd_irq_condition conditions) |
paul@69 | 986 | { |
paul@69 | 987 | _irq = irq; |
paul@69 | 988 | _irq_conditions = conditions; |
paul@69 | 989 | } |
paul@69 | 990 | |
paul@69 | 991 | // Wait for an interrupt condition. |
paul@69 | 992 | |
paul@69 | 993 | long |
paul@69 | 994 | Lcd_jz4740_chip::wait_for_irq() |
paul@69 | 995 | { |
paul@69 | 996 | l4_msgtag_t tag; |
paul@69 | 997 | |
paul@69 | 998 | _regs[Lcd_status] = _regs[Lcd_status] & ~(_status_irq()); |
paul@69 | 999 | |
paul@69 | 1000 | // Wait for a condition. |
paul@69 | 1001 | |
paul@72 | 1002 | //printf("Waiting for IRQ...\n"); |
paul@72 | 1003 | tag = l4_irq_receive(_irq, l4_timeout(L4_IPC_TIMEOUT_NEVER, l4util_micros2l4to(2000000))); |
paul@72 | 1004 | |
paul@72 | 1005 | //if (_regs[Lcd_status] & (1U << Status_out_underrun_irq)) |
paul@72 | 1006 | // enable(); |
paul@72 | 1007 | |
paul@72 | 1008 | #if 0 |
paul@72 | 1009 | printf("LCD config: %08x\n", (unsigned int) _regs[Lcd_config]); |
paul@72 | 1010 | printf("LCD control: %08x\n", (unsigned int) _regs[Lcd_control]); |
paul@69 | 1011 | printf("LCD status: %08x\n", (unsigned int) _regs[Lcd_status]); |
paul@72 | 1012 | printf("OSD config: %08x\n", (unsigned int) _regs[Osd_config]); |
paul@72 | 1013 | printf("OSD control: %08x\n", (unsigned int) _regs[Osd_control]); |
paul@69 | 1014 | printf("OSD status: %08x\n", (unsigned int) _regs[Osd_status]); |
paul@69 | 1015 | printf("LCD command: %08x\n", (unsigned int) _regs[Command_0]); |
paul@69 | 1016 | printf("LCD IRQ id: %08x\n", (unsigned int) _regs[Lcd_irq_id]); |
paul@69 | 1017 | printf("LCD descriptor: %08x\n", (unsigned int) _regs[Desc_address_0]); |
paul@69 | 1018 | printf("LCD source: %08x\n", (unsigned int) _regs[Source_address_0]); |
paul@69 | 1019 | printf("LCD frame id: %08x\n", (unsigned int) _regs[Frame_id_0]); |
paul@72 | 1020 | printf("LCD counter/position: %08x\n", (unsigned int) _regs[Counter_position_0]); |
paul@72 | 1021 | printf("LCD foreground size: %08x\n", (unsigned int) _regs[Foreground_size_0]); |
paul@72 | 1022 | #endif |
paul@69 | 1023 | |
paul@69 | 1024 | // Acknowledge interrupts. |
paul@69 | 1025 | |
paul@72 | 1026 | _regs[Lcd_status] = 0; |
paul@69 | 1027 | |
paul@72 | 1028 | // Return errors. |
paul@72 | 1029 | |
paul@72 | 1030 | //printf("Error: %s\n", l4sys_errtostr(l4_error(tag))); |
paul@72 | 1031 | return l4_error(tag); |
paul@0 | 1032 | } |
paul@0 | 1033 | |
paul@0 | 1034 | |
paul@0 | 1035 | |
paul@0 | 1036 | // C language interface functions. |
paul@0 | 1037 | |
paul@0 | 1038 | void * |
paul@0 | 1039 | jz4740_lcd_init(l4_addr_t lcd_base, struct Jz4740_lcd_panel *panel) |
paul@0 | 1040 | { |
paul@0 | 1041 | return (void *) new Lcd_jz4740_chip(lcd_base, panel); |
paul@0 | 1042 | } |
paul@0 | 1043 | |
paul@0 | 1044 | void |
paul@0 | 1045 | jz4740_lcd_config(void *lcd, struct Jz4740_lcd_descriptor *desc_vaddr, |
paul@0 | 1046 | struct Jz4740_lcd_descriptor *desc_paddr, |
paul@0 | 1047 | l4_addr_t fb_paddr) |
paul@0 | 1048 | { |
paul@0 | 1049 | static_cast<Lcd_jz4740_chip *>(lcd)->config(desc_vaddr, desc_paddr, fb_paddr); |
paul@0 | 1050 | } |
paul@0 | 1051 | |
paul@0 | 1052 | void |
paul@69 | 1053 | jz4740_lcd_set_irq(void *lcd, l4_cap_idx_t irq, enum Jz4740_lcd_irq_condition conditions) |
paul@69 | 1054 | { |
paul@69 | 1055 | static_cast<Lcd_jz4740_chip *>(lcd)->set_irq(irq, conditions); |
paul@69 | 1056 | } |
paul@69 | 1057 | |
paul@69 | 1058 | long |
paul@69 | 1059 | jz4740_lcd_wait_for_irq(void *lcd) |
paul@69 | 1060 | { |
paul@69 | 1061 | return static_cast<Lcd_jz4740_chip *>(lcd)->wait_for_irq(); |
paul@69 | 1062 | } |
paul@69 | 1063 | |
paul@69 | 1064 | void |
paul@0 | 1065 | jz4740_lcd_disable(void *lcd) |
paul@0 | 1066 | { |
paul@0 | 1067 | static_cast<Lcd_jz4740_chip *>(lcd)->disable(); |
paul@0 | 1068 | } |
paul@0 | 1069 | |
paul@0 | 1070 | void |
paul@0 | 1071 | jz4740_lcd_disable_quick(void *lcd) |
paul@0 | 1072 | { |
paul@0 | 1073 | static_cast<Lcd_jz4740_chip *>(lcd)->disable_quick(); |
paul@0 | 1074 | } |
paul@0 | 1075 | |
paul@0 | 1076 | void |
paul@0 | 1077 | jz4740_lcd_enable(void *lcd) |
paul@0 | 1078 | { |
paul@0 | 1079 | static_cast<Lcd_jz4740_chip *>(lcd)->enable(); |
paul@0 | 1080 | } |
paul@0 | 1081 | |
paul@0 | 1082 | int |
paul@69 | 1083 | jz4740_lcd_enabled(void *lcd) |
paul@69 | 1084 | { |
paul@69 | 1085 | return (int) static_cast<Lcd_jz4740_chip *>(lcd)->enabled(); |
paul@69 | 1086 | } |
paul@69 | 1087 | |
paul@69 | 1088 | int |
paul@0 | 1089 | jz4740_lcd_get_pixel_clock(void *lcd) |
paul@0 | 1090 | { |
paul@0 | 1091 | return static_cast<Lcd_jz4740_chip *>(lcd)->get_pixel_clock(); |
paul@0 | 1092 | } |
paul@0 | 1093 | |
paul@69 | 1094 | l4_size_t |
paul@69 | 1095 | jz4740_lcd_get_descriptors_size(void *lcd) |
paul@69 | 1096 | { |
paul@69 | 1097 | return static_cast<Lcd_jz4740_chip *>(lcd)->get_descriptors_size(); |
paul@69 | 1098 | } |
paul@69 | 1099 | |
paul@69 | 1100 | l4_size_t |
paul@72 | 1101 | jz4740_lcd_get_line_size(void *lcd) |
paul@72 | 1102 | { |
paul@72 | 1103 | return static_cast<Lcd_jz4740_chip *>(lcd)->get_line_size(); |
paul@72 | 1104 | } |
paul@72 | 1105 | |
paul@72 | 1106 | l4_size_t |
paul@69 | 1107 | jz4740_lcd_get_screen_size(void *lcd) |
paul@69 | 1108 | { |
paul@69 | 1109 | return static_cast<Lcd_jz4740_chip *>(lcd)->get_screen_size(); |
paul@69 | 1110 | } |
paul@69 | 1111 | |
paul@0 | 1112 | l4_addr_t |
paul@0 | 1113 | jz4740_lcd_get_palette(void *lcd, l4_addr_t base) |
paul@0 | 1114 | { |
paul@0 | 1115 | return static_cast<Lcd_jz4740_chip *>(lcd)->get_palette(base); |
paul@0 | 1116 | } |
paul@0 | 1117 | |
paul@0 | 1118 | void |
paul@0 | 1119 | jz4740_lcd_init_palette(void *lcd, l4_addr_t palette) |
paul@0 | 1120 | { |
paul@0 | 1121 | static_cast<Lcd_jz4740_chip *>(lcd)->init_palette(palette); |
paul@0 | 1122 | } |