paul@250 | 1 | /* |
paul@250 | 2 | * Timer/counter unit support. |
paul@250 | 3 | * |
paul@250 | 4 | * Copyright (C) 2024 Paul Boddie <paul@boddie.org.uk> |
paul@250 | 5 | * |
paul@250 | 6 | * This program is free software; you can redistribute it and/or |
paul@250 | 7 | * modify it under the terms of the GNU General Public License as |
paul@250 | 8 | * published by the Free Software Foundation; either version 2 of |
paul@250 | 9 | * the License, or (at your option) any later version. |
paul@250 | 10 | * |
paul@250 | 11 | * This program is distributed in the hope that it will be useful, |
paul@250 | 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
paul@250 | 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
paul@250 | 14 | * GNU General Public License for more details. |
paul@250 | 15 | * |
paul@250 | 16 | * You should have received a copy of the GNU General Public License |
paul@250 | 17 | * along with this program; if not, write to the Free Software |
paul@250 | 18 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, |
paul@250 | 19 | * Boston, MA 02110-1301, USA |
paul@250 | 20 | */ |
paul@250 | 21 | |
paul@250 | 22 | #include <l4/devices/hw_mmio_register_block.h> |
paul@250 | 23 | #include <l4/sys/err.h> |
paul@250 | 24 | |
paul@250 | 25 | #include <math.h> |
paul@250 | 26 | |
paul@250 | 27 | #include "tcu-common.h" |
paul@250 | 28 | |
paul@250 | 29 | |
paul@250 | 30 | |
paul@250 | 31 | // Register locations. |
paul@250 | 32 | |
paul@250 | 33 | enum Regs : unsigned |
paul@250 | 34 | { |
paul@250 | 35 | Tcu_enable_status = 0x010, // TER |
paul@250 | 36 | Tcu_set_enable = 0x014, // TESR |
paul@250 | 37 | Tcu_clear_enable = 0x018, // TECR |
paul@250 | 38 | Tcu_stop_status = 0x01c, // TSR |
paul@250 | 39 | Tcu_set_stop = 0x02c, // TSSR |
paul@250 | 40 | Tcu_clear_stop = 0x03c, // TSCR |
paul@250 | 41 | Tcu_flag_status = 0x020, // TFR |
paul@250 | 42 | Tcu_set_flag = 0x024, // TFSR |
paul@250 | 43 | Tcu_clear_flag = 0x028, // TFCR |
paul@250 | 44 | Tcu_mask_status = 0x030, // TMR |
paul@250 | 45 | Tcu_set_mask = 0x034, // TMSR |
paul@250 | 46 | Tcu_clear_mask = 0x038, // TMCR |
paul@250 | 47 | |
paul@250 | 48 | // Channel-related locations. |
paul@250 | 49 | |
paul@250 | 50 | Tcu_full_data_value_base = 0x040, // TDFRn |
paul@250 | 51 | Tcu_half_data_value_base = 0x044, // TDHRn |
paul@250 | 52 | Tcu_counter_base = 0x048, // TCNTn |
paul@250 | 53 | Tcu_control_base = 0x04c, // TCRn |
paul@250 | 54 | |
paul@250 | 55 | // Block size/step/offset for the above register set. |
paul@250 | 56 | |
paul@250 | 57 | Tcu_data_block_offset = 0x010, |
paul@250 | 58 | }; |
paul@250 | 59 | |
paul@250 | 60 | // Field definitions. |
paul@250 | 61 | |
paul@250 | 62 | // Enable/stop register bits. |
paul@250 | 63 | |
paul@250 | 64 | enum Channel_bit_numbers : unsigned |
paul@250 | 65 | { |
paul@250 | 66 | Channel_wdt = 16, // WDTS only |
paul@250 | 67 | |
paul@250 | 68 | // Enable/stop/flag/mask bit numbers. |
paul@250 | 69 | |
paul@250 | 70 | Channel_ost = 15, // OSTEN/OSTS/OSTFLAG |
paul@250 | 71 | Channel_tcu7 = 7, // TCEN7/STOP7/FFLAG7/SFLAG7 |
paul@250 | 72 | Channel_tcu6 = 6, // TCEN6/STOP6/FFLAG6/SFLAG6 |
paul@250 | 73 | Channel_tcu5 = 5, // TCEN5/STOP5/FFLAG5/SFLAG5 |
paul@250 | 74 | Channel_tcu4 = 4, // TCEN4/STOP4/FFLAG4/SFLAG4 |
paul@250 | 75 | Channel_tcu3 = 3, // TCEN3/STOP3/FFLAG3/SFLAG3 |
paul@250 | 76 | Channel_tcu2 = 2, // TCEN2/STOP2/FFLAG2/SFLAG2 |
paul@250 | 77 | Channel_tcu1 = 1, // TCEN1/STOP1/FFLAG1/SFLAG1 |
paul@250 | 78 | Channel_tcu0 = 0, // TCEN0/STOP0/FFLAG0/SFLAG0 |
paul@250 | 79 | }; |
paul@250 | 80 | |
paul@250 | 81 | // Counter data constraints. |
paul@250 | 82 | |
paul@250 | 83 | enum Data_masks : unsigned |
paul@250 | 84 | { |
paul@250 | 85 | Data_mask = 0xffff, |
paul@250 | 86 | }; |
paul@250 | 87 | |
paul@250 | 88 | enum Control_bits : unsigned |
paul@250 | 89 | { |
paul@250 | 90 | Count_prescale_field_mask = 0x7, // PRESCALE |
paul@250 | 91 | Count_prescale_max = 5, // CLK/1024 |
paul@250 | 92 | Count_prescale_field_shift = 3, |
paul@250 | 93 | |
paul@250 | 94 | Count_clock_field_mask = 0x7, |
paul@250 | 95 | Count_clock_exclk = 4, // EXT_EN |
paul@250 | 96 | Count_clock_rtclk = 2, // RTC_EN |
paul@250 | 97 | Count_clock_pclk = 1, // PCK_EN |
paul@250 | 98 | Count_clock_field_shift = 0, |
paul@250 | 99 | }; |
paul@250 | 100 | |
paul@250 | 101 | |
paul@250 | 102 | |
paul@250 | 103 | // Channel abstraction. |
paul@250 | 104 | |
paul@250 | 105 | Tcu_channel::Tcu_channel(l4_addr_t addr, uint8_t channel) |
paul@250 | 106 | : _channel(channel) |
paul@250 | 107 | { |
paul@250 | 108 | _regs = new Hw::Mmio_register_block<32>(addr); |
paul@250 | 109 | } |
paul@250 | 110 | |
paul@250 | 111 | // Utility methods. |
paul@250 | 112 | // NOTE: Also defined in the CPM abstraction, should be consolidated. |
paul@250 | 113 | |
paul@250 | 114 | uint32_t |
paul@250 | 115 | Tcu_channel::get_field(uint32_t reg, uint32_t mask, uint8_t shift) |
paul@250 | 116 | { |
paul@250 | 117 | return (_regs[reg] & (mask << shift)) >> shift; |
paul@250 | 118 | } |
paul@250 | 119 | |
paul@250 | 120 | void |
paul@250 | 121 | Tcu_channel::set_field(uint32_t reg, uint32_t mask, uint8_t shift, uint32_t value) |
paul@250 | 122 | { |
paul@250 | 123 | _regs[reg] = (_regs[reg] & (~(mask << shift))) | ((mask & value) << shift); |
paul@250 | 124 | } |
paul@250 | 125 | |
paul@250 | 126 | // Operation methods. |
paul@250 | 127 | |
paul@250 | 128 | uint8_t |
paul@250 | 129 | Tcu_channel::get_clock() |
paul@250 | 130 | { |
paul@250 | 131 | return (uint8_t) get_field(Tcu_control_base + _channel * Tcu_data_block_offset, |
paul@250 | 132 | Count_clock_field_mask, Count_clock_field_shift); |
paul@250 | 133 | } |
paul@250 | 134 | |
paul@250 | 135 | void |
paul@250 | 136 | Tcu_channel::set_clock(uint8_t clock) |
paul@250 | 137 | { |
paul@250 | 138 | |
paul@250 | 139 | set_field(Tcu_control_base + _channel * Tcu_data_block_offset, |
paul@250 | 140 | Count_clock_field_mask, Count_clock_field_shift, clock); |
paul@250 | 141 | } |
paul@250 | 142 | |
paul@250 | 143 | uint32_t |
paul@250 | 144 | Tcu_channel::get_prescale() |
paul@250 | 145 | { |
paul@250 | 146 | return 1UL << (2 * get_field(Tcu_control_base + _channel * Tcu_data_block_offset, |
paul@250 | 147 | Count_prescale_field_mask, Count_prescale_field_shift)); |
paul@250 | 148 | } |
paul@250 | 149 | |
paul@250 | 150 | void |
paul@250 | 151 | Tcu_channel::set_prescale(uint32_t prescale) |
paul@250 | 152 | { |
paul@250 | 153 | // Obtain the log4 value for prescale. |
paul@250 | 154 | |
paul@250 | 155 | uint32_t value = (uint32_t) log2(prescale) / 2; |
paul@250 | 156 | |
paul@250 | 157 | set_field(Tcu_control_base + _channel * Tcu_data_block_offset, |
paul@250 | 158 | Count_prescale_field_mask, Count_prescale_field_shift, |
paul@250 | 159 | value > Count_prescale_max ? Count_prescale_max : value); |
paul@250 | 160 | } |
paul@250 | 161 | |
paul@250 | 162 | void |
paul@250 | 163 | Tcu_channel::disable() |
paul@250 | 164 | { |
paul@250 | 165 | _regs[Tcu_clear_enable] = 1UL << _channel; |
paul@250 | 166 | } |
paul@250 | 167 | |
paul@250 | 168 | void |
paul@250 | 169 | Tcu_channel::enable() |
paul@250 | 170 | { |
paul@250 | 171 | _regs[Tcu_set_enable] = 1UL << _channel; |
paul@250 | 172 | } |
paul@250 | 173 | |
paul@250 | 174 | bool |
paul@250 | 175 | Tcu_channel::is_enabled() |
paul@250 | 176 | { |
paul@250 | 177 | return _regs[Tcu_enable_status] & (1UL << _channel); |
paul@250 | 178 | } |
paul@250 | 179 | |
paul@250 | 180 | uint32_t |
paul@250 | 181 | Tcu_channel::get_counter() |
paul@250 | 182 | { |
paul@250 | 183 | return _regs[Tcu_counter_base + _channel * Tcu_data_block_offset] & Data_mask; |
paul@250 | 184 | } |
paul@250 | 185 | |
paul@250 | 186 | void |
paul@250 | 187 | Tcu_channel::set_counter(uint32_t value) |
paul@250 | 188 | { |
paul@250 | 189 | _regs[Tcu_counter_base + _channel * Tcu_data_block_offset] = value & Data_mask; |
paul@250 | 190 | } |
paul@250 | 191 | |
paul@250 | 192 | uint8_t |
paul@250 | 193 | Tcu_channel::get_count_mode() |
paul@250 | 194 | { |
paul@250 | 195 | return 0; |
paul@250 | 196 | } |
paul@250 | 197 | |
paul@250 | 198 | void |
paul@250 | 199 | Tcu_channel::set_count_mode(uint8_t mode) |
paul@250 | 200 | { |
paul@250 | 201 | if (mode != 0) |
paul@250 | 202 | throw -L4_EINVAL; |
paul@250 | 203 | } |
paul@250 | 204 | |
paul@250 | 205 | uint32_t |
paul@250 | 206 | Tcu_channel::get_full_data_value() |
paul@250 | 207 | { |
paul@250 | 208 | return _regs[Tcu_full_data_value_base + _channel * Tcu_data_block_offset] & Data_mask; |
paul@250 | 209 | } |
paul@250 | 210 | |
paul@250 | 211 | void |
paul@250 | 212 | Tcu_channel::set_full_data_value(uint32_t value) |
paul@250 | 213 | { |
paul@250 | 214 | _regs[Tcu_full_data_value_base + _channel * Tcu_data_block_offset] = value & Data_mask; |
paul@250 | 215 | } |
paul@250 | 216 | |
paul@250 | 217 | uint32_t |
paul@250 | 218 | Tcu_channel::get_half_data_value() |
paul@250 | 219 | { |
paul@250 | 220 | return _regs[Tcu_half_data_value_base + _channel * Tcu_data_block_offset] & Data_mask; |
paul@250 | 221 | } |
paul@250 | 222 | |
paul@250 | 223 | void |
paul@250 | 224 | Tcu_channel::set_half_data_value(uint32_t value) |
paul@250 | 225 | { |
paul@250 | 226 | _regs[Tcu_half_data_value_base + _channel * Tcu_data_block_offset] = value & Data_mask; |
paul@250 | 227 | } |
paul@250 | 228 | |
paul@250 | 229 | |
paul@250 | 230 | |
paul@250 | 231 | // Peripheral abstraction. |
paul@250 | 232 | |
paul@250 | 233 | Tcu_chip::Tcu_chip(l4_addr_t start, l4_addr_t end) |
paul@250 | 234 | : _start(start), _end(end) |
paul@250 | 235 | { |
paul@250 | 236 | } |
paul@250 | 237 | |
paul@250 | 238 | // Obtain a channel object. |
paul@250 | 239 | |
paul@250 | 240 | Tcu_channel * |
paul@250 | 241 | Tcu_chip::get_channel(uint8_t channel) |
paul@250 | 242 | { |
paul@250 | 243 | if (channel < num_channels()) |
paul@250 | 244 | return _get_channel(_start, channel); |
paul@250 | 245 | else |
paul@250 | 246 | throw -L4_EINVAL; |
paul@250 | 247 | } |