1 /* 2 * Clock identifiers for clock and power management. 3 * 4 * Copyright (C) 2021, 2023 Paul Boddie <paul@boddie.org.uk> 5 * 6 * This program is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU General Public License as 8 * published by the Free Software Foundation; either version 2 of 9 * the License, or (at your option) any later version. 10 * 11 * This program is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14 * GNU General Public License for more details. 15 * 16 * You should have received a copy of the GNU General Public License 17 * along with this program; if not, write to the Free Software 18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, 19 * Boston, MA 02110-1301, USA 20 */ 21 22 #pragma once 23 24 /* Identifiers for controllable "logical" or "abstract" clocks. Operations 25 involving these clocks may operate on multiple "physical" or "specific" 26 clocks. */ 27 28 enum Clock_identifiers 29 { 30 Clock_aic, 31 Clock_aic_bitclk, 32 Clock_aic_pclk, 33 Clock_can0, 34 Clock_can1, 35 Clock_cdbus, 36 Clock_cim, 37 Clock_cpu, 38 Clock_ddr, 39 Clock_dma, 40 Clock_emac, 41 Clock_external, /* EXCLK */ 42 Clock_hclock0, /* AHB0 */ 43 Clock_hclock2, /* AHB2 */ 44 Clock_hclock2_pclock, /* AHB2, APB parent clock (JZ4780, X1600) */ 45 Clock_hdmi, 46 Clock_i2c0, 47 Clock_i2c1, 48 Clock_i2c2, 49 Clock_i2c3, 50 Clock_i2c4, 51 Clock_i2s0, 52 Clock_i2s0_rx, 53 Clock_i2s0_tx, 54 Clock_i2s1, 55 Clock_i2s1_rx, 56 Clock_i2s1_tx, 57 Clock_kbc, 58 Clock_lcd, /* LCD peripheral clock */ 59 Clock_lcd_pixel0, 60 Clock_lcd_pixel1, 61 Clock_mac, 62 Clock_main, /* SCLK_A */ 63 Clock_mipi_csi, 64 Clock_msc, /* MSC parent clock (JZ4780) */ 65 Clock_msc0, 66 Clock_msc1, 67 Clock_msc2, 68 Clock_none, 69 Clock_otg0, 70 Clock_otg1, 71 Clock_pclock, /* APB */ 72 Clock_pcm, 73 Clock_pll_A, 74 Clock_pll_E, 75 Clock_pll_M, 76 Clock_pll_V, 77 Clock_pwm0, 78 Clock_pwm1, 79 Clock_rtc, /* RTCLK */ 80 Clock_scc, 81 Clock_sfc, 82 Clock_ssi, /* SSI parent clock (JZ4780) */ 83 Clock_ssi0, 84 Clock_ssi1, 85 Clock_ssi2, 86 Clock_timer, 87 Clock_uart0, 88 Clock_uart1, 89 Clock_uart2, 90 Clock_uart3, 91 Clock_uart4, 92 Clock_udc, 93 Clock_uhc, 94 Clock_uprt, 95 Clock_vpu, 96 Clock_identifier_count, /* not a clock: limit for array definition */ 97 Clock_undefined, /* not a clock: special value */ 98 }; 99 100 // vim: tabstop=2 expandtab shiftwidth=2