paul@0 | 1 | /* |
paul@0 | 2 | * Ben NanoNote board initialisation, based on uboot-xburst and xburst-tools. |
paul@0 | 3 | * |
paul@0 | 4 | * Copyright (C) 2015 Paul Boddie <paul@boddie.org.uk> |
paul@0 | 5 | * Copyright (C) Xiangfu Liu <xiangfu.z@gmail.com> |
paul@9 | 6 | * Copyright (C) 2006 Ingenic Semiconductor, <jlwei@ingenic.cn> |
paul@14 | 7 | * Copyright (C) 2000-2009 Wolfgang Denk, DENX Software Engineering, <wd@denx.de> |
paul@0 | 8 | * |
paul@0 | 9 | * This program is free software; you can redistribute it and/or modify it under |
paul@0 | 10 | * the terms of the GNU General Public License as published by the Free Software |
paul@0 | 11 | * Foundation; either version 3 of the License, or (at your option) any later |
paul@0 | 12 | * version. |
paul@0 | 13 | * |
paul@0 | 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
paul@0 | 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS |
paul@0 | 16 | * FOR A PARTICULAR PURPOSE. See the GNU General Public License for more |
paul@0 | 17 | * details. |
paul@0 | 18 | * |
paul@0 | 19 | * You should have received a copy of the GNU General Public License along with |
paul@0 | 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
paul@0 | 21 | */ |
paul@0 | 22 | |
paul@0 | 23 | #include "jz4740.h" |
paul@2 | 24 | #include "nanonote.h" |
paul@10 | 25 | #include "usb_boot_defines.h" |
paul@10 | 26 | |
paul@10 | 27 | /* These arguments are initialised by usbboot and are defined in... |
paul@10 | 28 | /etc/xburst-tools/usbboot.cfg. */ |
paul@10 | 29 | |
paul@10 | 30 | struct fw_args *fw_args; |
paul@27 | 31 | volatile u32 FW_CPU_ID; |
paul@27 | 32 | volatile u8 FW_SDRAM_BW16; |
paul@27 | 33 | volatile u8 FW_SDRAM_BANK4; |
paul@27 | 34 | volatile u8 FW_SDRAM_ROW; |
paul@27 | 35 | volatile u8 FW_SDRAM_COL; |
paul@27 | 36 | volatile u8 FW_CONFIG_MOBILE_SDRAM; |
paul@27 | 37 | volatile u8 FW_IS_SHARE; |
paul@10 | 38 | |
paul@10 | 39 | void load_args(void) |
paul@10 | 40 | { |
paul@17 | 41 | /* Get the fw args from memory. See head1.S for the memory layout. */ |
paul@10 | 42 | |
paul@10 | 43 | fw_args = (struct fw_args *)0x80002008; |
paul@27 | 44 | FW_CPU_ID = fw_args->cpu_id ; |
paul@27 | 45 | FW_SDRAM_BW16 = fw_args->bus_width; |
paul@27 | 46 | FW_SDRAM_BANK4 = fw_args->bank_num; |
paul@27 | 47 | FW_SDRAM_ROW = fw_args->row_addr; |
paul@27 | 48 | FW_SDRAM_COL = fw_args->col_addr; |
paul@27 | 49 | FW_CONFIG_MOBILE_SDRAM = fw_args->is_mobile; |
paul@27 | 50 | FW_IS_SHARE = fw_args->is_busshare; |
paul@10 | 51 | } |
paul@10 | 52 | |
paul@10 | 53 | /* Initialisation functions. */ |
paul@0 | 54 | |
paul@0 | 55 | void gpio_init(void) |
paul@0 | 56 | { |
paul@0 | 57 | /* |
paul@0 | 58 | * Initialize NAND Flash Pins |
paul@0 | 59 | */ |
paul@0 | 60 | __gpio_as_nand(); |
paul@0 | 61 | |
paul@0 | 62 | /* |
paul@0 | 63 | * Initialize SDRAM pins |
paul@0 | 64 | */ |
paul@17 | 65 | __gpio_as_sdram_16bit_4720(); |
paul@6 | 66 | } |
paul@0 | 67 | |
paul@0 | 68 | void pll_init(void) |
paul@0 | 69 | { |
paul@0 | 70 | register unsigned int cfcr, plcr1; |
paul@0 | 71 | int nf, pllout2; |
paul@0 | 72 | |
paul@17 | 73 | /* See CPCCR (Clock Control Register). |
paul@17 | 74 | * 0 == same frequency; 2 == f/3 |
paul@17 | 75 | */ |
paul@17 | 76 | |
paul@0 | 77 | cfcr = CPM_CPCCR_CLKOEN | |
paul@17 | 78 | CPM_CPCCR_PCS | |
paul@17 | 79 | (0 << CPM_CPCCR_CDIV_BIT) | |
paul@17 | 80 | (2 << CPM_CPCCR_HDIV_BIT) | |
paul@17 | 81 | (2 << CPM_CPCCR_PDIV_BIT) | |
paul@17 | 82 | (2 << CPM_CPCCR_MDIV_BIT) | |
paul@17 | 83 | (2 << CPM_CPCCR_LDIV_BIT); |
paul@0 | 84 | |
paul@17 | 85 | /* Determine the divider clock output based on the PCS bit. */ |
paul@17 | 86 | |
paul@17 | 87 | pllout2 = (cfcr & CPM_CPCCR_PCS) ? CONFIG_SYS_CPU_SPEED : (CONFIG_SYS_CPU_SPEED / 2); |
paul@0 | 88 | |
paul@17 | 89 | /* Init USB Host clock. |
paul@17 | 90 | * Divisor == UHCCDR + 1 |
paul@17 | 91 | * Desired frequency == 48MHz |
paul@17 | 92 | */ |
paul@17 | 93 | |
paul@0 | 94 | REG_CPM_UHCCDR = pllout2 / 48000000 - 1; |
paul@0 | 95 | |
paul@17 | 96 | nf = CONFIG_SYS_CPU_SPEED * 2 / CONFIG_SYS_EXTAL; |
paul@17 | 97 | plcr1 = ((nf - 2) << CPM_CPPCR_PLLM_BIT) | /* FD */ |
paul@17 | 98 | (0 << CPM_CPPCR_PLLN_BIT) | /* RD=0, NR=2 */ |
paul@17 | 99 | (0 << CPM_CPPCR_PLLOD_BIT) | /* OD=0, NO=1 */ |
paul@17 | 100 | CPM_CPPCR_PLLEN; /* enable PLL */ |
paul@0 | 101 | |
paul@17 | 102 | /* Update PLL and wait. */ |
paul@17 | 103 | |
paul@0 | 104 | REG_CPM_CPCCR = cfcr; |
paul@0 | 105 | REG_CPM_CPPCR = plcr1; |
paul@17 | 106 | while (!__cpm_pll_is_on()); |
paul@0 | 107 | } |
paul@0 | 108 | |
paul@0 | 109 | void sdram_init(void) |
paul@0 | 110 | { |
paul@0 | 111 | register unsigned int dmcr0, dmcr, sdmode, tmp, cpu_clk, mem_clk, ns; |
paul@17 | 112 | unsigned int pllout = __cpm_get_pllout(); |
paul@0 | 113 | |
paul@0 | 114 | unsigned int cas_latency_sdmr[2] = { |
paul@0 | 115 | EMC_SDMR_CAS_2, |
paul@0 | 116 | EMC_SDMR_CAS_3, |
paul@0 | 117 | }; |
paul@0 | 118 | |
paul@0 | 119 | unsigned int cas_latency_dmcr[2] = { |
paul@0 | 120 | 1 << EMC_DMCR_TCL_BIT, /* CAS latency is 2 */ |
paul@0 | 121 | 2 << EMC_DMCR_TCL_BIT /* CAS latency is 3 */ |
paul@0 | 122 | }; |
paul@0 | 123 | |
paul@17 | 124 | /* Divisors for CPCCR values. */ |
paul@17 | 125 | |
paul@0 | 126 | int div[] = {1, 2, 3, 4, 6, 8, 12, 16, 24, 32}; |
paul@0 | 127 | |
paul@17 | 128 | cpu_clk = pllout / div[__cpm_get_cdiv()]; |
paul@17 | 129 | mem_clk = pllout / div[__cpm_get_mdiv()]; |
paul@0 | 130 | |
paul@0 | 131 | REG_EMC_BCR = 0; /* Disable bus release */ |
paul@0 | 132 | REG_EMC_RTCSR = 0; /* Disable clock for counting */ |
paul@0 | 133 | |
paul@0 | 134 | /* Fault DMCR value for mode register setting*/ |
paul@0 | 135 | #define SDRAM_ROW0 11 |
paul@0 | 136 | #define SDRAM_COL0 8 |
paul@0 | 137 | #define SDRAM_BANK40 0 |
paul@0 | 138 | |
paul@0 | 139 | dmcr0 = ((SDRAM_ROW0-11)<<EMC_DMCR_RA_BIT) | |
paul@0 | 140 | ((SDRAM_COL0-8)<<EMC_DMCR_CA_BIT) | |
paul@0 | 141 | (SDRAM_BANK40<<EMC_DMCR_BA_BIT) | |
paul@27 | 142 | (FW_SDRAM_BW16<<EMC_DMCR_BW_BIT) | |
paul@0 | 143 | EMC_DMCR_EPIN | |
paul@0 | 144 | cas_latency_dmcr[((SDRAM_CASL == 3) ? 1 : 0)]; |
paul@0 | 145 | |
paul@0 | 146 | /* Basic DMCR value */ |
paul@27 | 147 | dmcr = ((FW_SDRAM_ROW-11)<<EMC_DMCR_RA_BIT) | |
paul@27 | 148 | ((FW_SDRAM_COL-8)<<EMC_DMCR_CA_BIT) | |
paul@27 | 149 | (FW_SDRAM_BANK4<<EMC_DMCR_BA_BIT) | |
paul@27 | 150 | (FW_SDRAM_BW16<<EMC_DMCR_BW_BIT) | |
paul@0 | 151 | EMC_DMCR_EPIN | |
paul@0 | 152 | cas_latency_dmcr[((SDRAM_CASL == 3) ? 1 : 0)]; |
paul@0 | 153 | |
paul@0 | 154 | /* SDRAM timimg */ |
paul@0 | 155 | ns = 1000000000 / mem_clk; |
paul@0 | 156 | tmp = SDRAM_TRAS/ns; |
paul@0 | 157 | if (tmp < 4) tmp = 4; |
paul@0 | 158 | if (tmp > 11) tmp = 11; |
paul@0 | 159 | dmcr |= ((tmp-4) << EMC_DMCR_TRAS_BIT); |
paul@0 | 160 | tmp = SDRAM_RCD/ns; |
paul@0 | 161 | if (tmp > 3) tmp = 3; |
paul@0 | 162 | dmcr |= (tmp << EMC_DMCR_RCD_BIT); |
paul@0 | 163 | tmp = SDRAM_TPC/ns; |
paul@0 | 164 | if (tmp > 7) tmp = 7; |
paul@0 | 165 | dmcr |= (tmp << EMC_DMCR_TPC_BIT); |
paul@0 | 166 | tmp = SDRAM_TRWL/ns; |
paul@0 | 167 | if (tmp > 3) tmp = 3; |
paul@0 | 168 | dmcr |= (tmp << EMC_DMCR_TRWL_BIT); |
paul@0 | 169 | tmp = (SDRAM_TRAS + SDRAM_TPC)/ns; |
paul@0 | 170 | if (tmp > 14) tmp = 14; |
paul@0 | 171 | dmcr |= (((tmp + 1) >> 1) << EMC_DMCR_TRC_BIT); |
paul@0 | 172 | |
paul@0 | 173 | /* SDRAM mode value */ |
paul@0 | 174 | sdmode = EMC_SDMR_BT_SEQ | |
paul@0 | 175 | EMC_SDMR_OM_NORMAL | |
paul@0 | 176 | EMC_SDMR_BL_4 | |
paul@0 | 177 | cas_latency_sdmr[((SDRAM_CASL == 3) ? 1 : 0)]; |
paul@0 | 178 | |
paul@0 | 179 | /* Stage 1. Precharge all banks by writing SDMR with DMCR.MRSET=0 */ |
paul@0 | 180 | REG_EMC_DMCR = dmcr; |
paul@0 | 181 | REG8(EMC_SDMR0|sdmode) = 0; |
paul@0 | 182 | |
paul@0 | 183 | /* Wait for precharge, > 200us */ |
paul@0 | 184 | tmp = (cpu_clk / 1000000) * 1000; |
paul@0 | 185 | while (tmp--); |
paul@0 | 186 | |
paul@0 | 187 | /* Stage 2. Enable auto-refresh */ |
paul@0 | 188 | REG_EMC_DMCR = dmcr | EMC_DMCR_RFSH; |
paul@0 | 189 | |
paul@0 | 190 | tmp = SDRAM_TREF/ns; |
paul@0 | 191 | tmp = tmp/64 + 1; |
paul@0 | 192 | if (tmp > 0xff) tmp = 0xff; |
paul@0 | 193 | REG_EMC_RTCOR = tmp; |
paul@0 | 194 | REG_EMC_RTCNT = 0; |
paul@0 | 195 | REG_EMC_RTCSR = EMC_RTCSR_CKS_64; /* Divisor is 64, CKO/64 */ |
paul@0 | 196 | |
paul@0 | 197 | /* Wait for number of auto-refresh cycles */ |
paul@0 | 198 | tmp = (cpu_clk / 1000000) * 1000; |
paul@0 | 199 | while (tmp--); |
paul@0 | 200 | |
paul@0 | 201 | /* Stage 3. Mode Register Set */ |
paul@0 | 202 | REG_EMC_DMCR = dmcr0 | EMC_DMCR_RFSH | EMC_DMCR_MRSET; |
paul@0 | 203 | REG8(EMC_SDMR0|sdmode) = 0; |
paul@0 | 204 | |
paul@0 | 205 | /* Set back to basic DMCR value */ |
paul@0 | 206 | REG_EMC_DMCR = dmcr | EMC_DMCR_RFSH | EMC_DMCR_MRSET; |
paul@0 | 207 | |
paul@0 | 208 | /* everything is ok now */ |
paul@0 | 209 | } |