paul@0 | 1 | /* |
paul@0 | 2 | * Generate a VGA signal using a PIC32 microcontroller. |
paul@0 | 3 | * |
paul@0 | 4 | * Copyright (C) 2017 Paul Boddie <paul@boddie.org.uk> |
paul@0 | 5 | * |
paul@0 | 6 | * This program is free software: you can redistribute it and/or modify |
paul@0 | 7 | * it under the terms of the GNU General Public License as published by |
paul@0 | 8 | * the Free Software Foundation, either version 3 of the License, or |
paul@0 | 9 | * (at your option) any later version. |
paul@0 | 10 | * |
paul@0 | 11 | * This program is distributed in the hope that it will be useful, |
paul@0 | 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
paul@0 | 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
paul@0 | 14 | * GNU General Public License for more details. |
paul@0 | 15 | * |
paul@0 | 16 | * You should have received a copy of the GNU General Public License |
paul@0 | 17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
paul@0 | 18 | */ |
paul@0 | 19 | |
paul@0 | 20 | #include "mips.h" |
paul@0 | 21 | #include "pic32.h" |
paul@35 | 22 | #include "vga.h" |
paul@0 | 23 | |
paul@0 | 24 | /* Disable JTAG functionality on pins. */ |
paul@0 | 25 | |
paul@0 | 26 | .section .devcfg0, "a" |
paul@0 | 27 | .word 0xfffffffb /* DEVCFG0<2> = JTAGEN = 0 */ |
paul@0 | 28 | |
paul@0 | 29 | /* |
paul@0 | 30 | Set the oscillator to be the FRC oscillator with PLL, with peripheral clock |
paul@21 | 31 | divided by 2, and FRCDIV+PLL selected. |
paul@0 | 32 | |
paul@0 | 33 | The watchdog timer (FWDTEN) is also disabled. |
paul@9 | 34 | |
paul@9 | 35 | The secondary oscillator pin (FSOSCEN) is disabled to avoid pin conflicts with |
paul@9 | 36 | RPB4. |
paul@0 | 37 | */ |
paul@0 | 38 | |
paul@0 | 39 | .section .devcfg1, "a" |
paul@21 | 40 | .word 0xff7fdfd9 /* DEVCFG1<23> = FWDTEN = 0; DEVCFG1<13:12> = FPBDIV<1:0> = 1; |
paul@9 | 41 | DEVCFG1<5> = FSOSCEN = 0; DEVCFG1<2:0> = FNOSC<2:0> = 001 */ |
paul@0 | 42 | |
paul@0 | 43 | /* |
paul@0 | 44 | Set the FRC oscillator PLL function with an input division of 4, an output |
paul@21 | 45 | division of 2, a multiplication of 24, yielding a multiplication of 3. |
paul@21 | 46 | |
paul@21 | 47 | The FRC is apparently at 16MHz and this produces a system clock of 48MHz. |
paul@0 | 48 | */ |
paul@0 | 49 | |
paul@0 | 50 | .section .devcfg2, "a" |
paul@21 | 51 | .word 0xfff9fffb /* DEVCFG2<18:16> = FPLLODIV<2:0> = 001; |
paul@21 | 52 | DEVCFG2<6:4> = FPLLMUL<2:0> = 111; |
paul@9 | 53 | DEVCFG2<2:0> = FPLLIDIV<2:0> = 011 */ |
paul@0 | 54 | |
paul@0 | 55 | .text |
paul@0 | 56 | .globl _start |
paul@36 | 57 | .extern init_framebuffer |
paul@35 | 58 | .extern init_framebuffer_with_pattern |
paul@41 | 59 | .extern screendata |
paul@41 | 60 | .extern fontdata |
paul@41 | 61 | .extern blit_string |
paul@41 | 62 | .extern message |
paul@0 | 63 | |
paul@0 | 64 | _start: |
paul@0 | 65 | /* |
paul@0 | 66 | Configure RAM. |
paul@0 | 67 | See: http://microchipdeveloper.com/32bit:mx-arch-exceptions-processor-initialization |
paul@0 | 68 | */ |
paul@0 | 69 | |
paul@0 | 70 | la $v0, BMXCON |
paul@10 | 71 | lw $v1, 0($v0) |
paul@48 | 72 | |
paul@48 | 73 | /* Set zero wait states for address setup. */ |
paul@48 | 74 | |
paul@10 | 75 | li $t8, ~(1 << 6) /* BMXCON<6> = BMXWSDRM = 0 */ |
paul@10 | 76 | and $v1, $v1, $t8 |
paul@48 | 77 | |
paul@48 | 78 | /* Set bus arbitration mode. */ |
paul@48 | 79 | |
paul@10 | 80 | li $t8, ~0b111 /* BMXCON<2:0> = BMXARB<2:0> = 0 */ |
paul@10 | 81 | ori $t8, $t8, 0b010 /* BMXCON<2:0> = BMXARB<2:0> = 2 */ |
paul@10 | 82 | and $v1, $v1, $t8 |
paul@10 | 83 | sw $v1, 0($v0) |
paul@0 | 84 | |
paul@0 | 85 | /* Enable caching. */ |
paul@0 | 86 | |
paul@14 | 87 | mfc0 $v1, CP0_CONFIG |
paul@14 | 88 | li $t8, ~CONFIG_K0 |
paul@14 | 89 | and $v1, $v1, $t8 |
paul@14 | 90 | ori $v1, $v1, CONFIG_K0_CACHABLE_NONCOHERENT |
paul@14 | 91 | mtc0 $v1, CP0_CONFIG |
paul@0 | 92 | nop |
paul@0 | 93 | |
paul@0 | 94 | /* Get the RAM size. */ |
paul@0 | 95 | |
paul@3 | 96 | la $v0, BMXDRMSZ |
paul@18 | 97 | lw $t0, 0($v0) |
paul@0 | 98 | |
paul@0 | 99 | /* Initialise the stack pointer. */ |
paul@0 | 100 | |
paul@3 | 101 | li $v1, KSEG0_BASE |
paul@18 | 102 | addu $sp, $t0, $v1 /* sp = KSEG0_BASE + RAM size */ |
paul@9 | 103 | |
paul@0 | 104 | /* Initialise the globals pointer. */ |
paul@0 | 105 | |
paul@0 | 106 | lui $gp, %hi(_GLOBAL_OFFSET_TABLE_) |
paul@0 | 107 | ori $gp, $gp, %lo(_GLOBAL_OFFSET_TABLE_) |
paul@0 | 108 | |
paul@5 | 109 | /* Set pins for output. */ |
paul@0 | 110 | |
paul@0 | 111 | jal init_pins |
paul@0 | 112 | nop |
paul@0 | 113 | |
paul@15 | 114 | la $t0, PORTA |
paul@15 | 115 | li $t1, (1 << 3) /* PORTA<3> = RA3 */ |
paul@15 | 116 | sw $t1, CLR($t0) |
paul@15 | 117 | |
paul@5 | 118 | jal init_oc_pins |
paul@5 | 119 | nop |
paul@5 | 120 | |
paul@0 | 121 | /* Initialise the status register. */ |
paul@0 | 122 | |
paul@0 | 123 | jal init_interrupts |
paul@0 | 124 | nop |
paul@0 | 125 | |
paul@18 | 126 | /* Initialise framebuffer. */ |
paul@18 | 127 | |
paul@36 | 128 | la $a0, screendata |
paul@36 | 129 | jal init_framebuffer |
paul@18 | 130 | nop |
paul@18 | 131 | |
paul@18 | 132 | sync |
paul@18 | 133 | |
paul@0 | 134 | /* Initialise timer. */ |
paul@0 | 135 | |
paul@4 | 136 | jal init_timer2 |
paul@0 | 137 | nop |
paul@0 | 138 | |
paul@3 | 139 | /* Initialise DMA. */ |
paul@3 | 140 | |
paul@3 | 141 | jal init_dma |
paul@3 | 142 | nop |
paul@3 | 143 | |
paul@15 | 144 | /* Initialise OC1 and OC2. */ |
paul@5 | 145 | |
paul@9 | 146 | jal init_oc |
paul@3 | 147 | nop |
paul@3 | 148 | |
paul@34 | 149 | /* Initialise the display state. */ |
paul@34 | 150 | |
paul@34 | 151 | li $s0, 0 /* line counter */ |
paul@34 | 152 | la $s1, vbp_active /* current event */ |
paul@38 | 153 | li $s2, SCREEN_BASE /* line address */ |
paul@38 | 154 | li $s3, SCREEN_BASE /* screen address */ |
paul@38 | 155 | |
paul@38 | 156 | /* Save the state for retrieval in the interrupt handler. */ |
paul@38 | 157 | |
paul@38 | 158 | li $k0, IRQ_STACK_LIMIT |
paul@38 | 159 | sw $s0, -44($k0) |
paul@38 | 160 | sw $s1, -48($k0) |
paul@38 | 161 | sw $s2, -52($k0) |
paul@38 | 162 | sw $s3, -56($k0) |
paul@34 | 163 | |
paul@0 | 164 | /* Enable interrupts and loop. */ |
paul@0 | 165 | |
paul@0 | 166 | jal enable_interrupts |
paul@0 | 167 | nop |
paul@0 | 168 | |
paul@0 | 169 | jal handle_error_level |
paul@0 | 170 | nop |
paul@0 | 171 | |
paul@3 | 172 | /* Main program. */ |
paul@3 | 173 | |
paul@39 | 174 | li $a1, (3 << 24) /* counter ~= 50000000 */ |
paul@39 | 175 | li $a2, 0xffffff /* test counter at every 1/4 of range */ |
paul@39 | 176 | move $t2, $zero /* picture to show */ |
paul@3 | 177 | |
paul@3 | 178 | /* Monitoring loop. */ |
paul@0 | 179 | loop: |
paul@3 | 180 | addiu $a1, $a1, -1 /* counter -= 1 */ |
paul@39 | 181 | and $t1, $a2, $a1 |
paul@39 | 182 | bnez $t1, loop |
paul@0 | 183 | nop |
paul@0 | 184 | |
paul@15 | 185 | la $t0, PORTA |
paul@15 | 186 | li $t1, (1 << 3) /* PORTA<3> = RA3 */ |
paul@3 | 187 | sw $t1, INV($t0) |
paul@0 | 188 | |
paul@39 | 189 | bnez $a1, loop /* until counter == 0 */ |
paul@39 | 190 | nop |
paul@39 | 191 | |
paul@39 | 192 | bnez $t2, _picture1 |
paul@39 | 193 | nop |
paul@39 | 194 | |
paul@39 | 195 | /* Show picture 0. */ |
paul@39 | 196 | |
paul@39 | 197 | la $a0, screendata |
paul@39 | 198 | jal init_framebuffer |
paul@39 | 199 | nop |
paul@41 | 200 | |
paul@41 | 201 | la $a0, message0 |
paul@41 | 202 | li $a1, SCREEN_BASE_KSEG0 |
paul@41 | 203 | jal blit_string |
paul@41 | 204 | nop |
paul@41 | 205 | |
paul@39 | 206 | li $t2, 1 |
paul@39 | 207 | j _next |
paul@39 | 208 | nop |
paul@39 | 209 | |
paul@39 | 210 | _picture1: |
paul@39 | 211 | /* Show picture 1. */ |
paul@39 | 212 | |
paul@39 | 213 | jal init_framebuffer_with_pattern |
paul@39 | 214 | nop |
paul@41 | 215 | |
paul@41 | 216 | la $a0, message1 |
paul@41 | 217 | li $a1, SCREEN_BASE_KSEG0 |
paul@41 | 218 | jal blit_string |
paul@41 | 219 | nop |
paul@41 | 220 | |
paul@39 | 221 | move $t2, $zero |
paul@39 | 222 | |
paul@0 | 223 | _next: |
paul@39 | 224 | li $a1, (3 << 24) /* counter ~= 50000000 */ |
paul@39 | 225 | li $a2, 0xffffff /* test counter at every 1/4 of range */ |
paul@0 | 226 | j loop |
paul@0 | 227 | nop |
paul@0 | 228 | |
paul@0 | 229 | |
paul@0 | 230 | |
paul@0 | 231 | init_pins: |
paul@1 | 232 | /* DEVCFG0<2> needs setting to 0 before the program is run. */ |
paul@0 | 233 | |
paul@3 | 234 | la $v0, CFGCON |
paul@0 | 235 | li $v1, (1 << 3) /* CFGCON<3> = JTAGEN = 0 */ |
paul@0 | 236 | sw $v1, CLR($v0) |
paul@0 | 237 | |
paul@3 | 238 | init_outputs: |
paul@3 | 239 | /* Remove analogue features from pins. */ |
paul@3 | 240 | |
paul@3 | 241 | la $v0, ANSELA |
paul@3 | 242 | sw $zero, 0($v0) /* ANSELA = 0 */ |
paul@3 | 243 | la $v0, ANSELB |
paul@3 | 244 | sw $zero, 0($v0) /* ANSELB = 0 */ |
paul@3 | 245 | |
paul@3 | 246 | la $v0, TRISA |
paul@3 | 247 | sw $zero, 0($v0) |
paul@0 | 248 | la $v0, TRISB |
paul@3 | 249 | sw $zero, 0($v0) |
paul@3 | 250 | |
paul@9 | 251 | la $v0, PORTA |
paul@9 | 252 | sw $zero, 0($v0) |
paul@9 | 253 | la $v0, PORTB |
paul@9 | 254 | sw $zero, 0($v0) |
paul@0 | 255 | |
paul@3 | 256 | jr $ra |
paul@0 | 257 | nop |
paul@0 | 258 | |
paul@0 | 259 | |
paul@0 | 260 | |
paul@0 | 261 | /* Initialisation routines. */ |
paul@0 | 262 | |
paul@4 | 263 | init_timer2: |
paul@0 | 264 | |
paul@49 | 265 | /* Initialise Timer2 for sync pulses. */ |
paul@0 | 266 | |
paul@4 | 267 | la $v0, T2CON |
paul@4 | 268 | sw $zero, 0($v0) /* T2CON = 0 */ |
paul@0 | 269 | nop |
paul@0 | 270 | |
paul@4 | 271 | la $v0, TMR2 |
paul@4 | 272 | sw $zero, 0($v0) /* TMR2 = 0 */ |
paul@5 | 273 | |
paul@4 | 274 | la $v0, PR2 |
paul@0 | 275 | li $v1, HFREQ_LIMIT |
paul@4 | 276 | sw $v1, 0($v0) /* PR2 = HFREQ_LIMIT */ |
paul@0 | 277 | |
paul@4 | 278 | /* Initialise Timer2 interrupt. */ |
paul@0 | 279 | |
paul@0 | 280 | la $v0, IFS0 |
paul@4 | 281 | li $v1, (1 << 9) |
paul@5 | 282 | sw $v1, CLR($v0) /* T2IF = 0 */ |
paul@5 | 283 | |
paul@4 | 284 | la $v0, IPC2 |
paul@5 | 285 | li $v1, 0b11111 |
paul@5 | 286 | sw $v1, CLR($v0) /* T2IP, T2IS = 0 */ |
paul@5 | 287 | li $v1, 0b11111 |
paul@5 | 288 | sw $v1, SET($v0) /* T2IP = 7; T2IS = 3 */ |
paul@5 | 289 | |
paul@0 | 290 | la $v0, IEC0 |
paul@4 | 291 | li $v1, (1 << 9) |
paul@5 | 292 | sw $v1, SET($v0) /* T2IE = 1 */ |
paul@0 | 293 | |
paul@0 | 294 | /* Start timer. */ |
paul@0 | 295 | |
paul@4 | 296 | la $v0, T2CON |
paul@5 | 297 | li $v1, (1 << 15) |
paul@5 | 298 | sw $v1, SET($v0) /* ON = 1 */ |
paul@5 | 299 | |
paul@5 | 300 | jr $ra |
paul@5 | 301 | nop |
paul@5 | 302 | |
paul@5 | 303 | |
paul@5 | 304 | |
paul@5 | 305 | /* |
paul@5 | 306 | Output compare initialisation. |
paul@5 | 307 | |
paul@15 | 308 | Timer2 will be used to trigger two events using OC1: one initiating the hsync |
paul@9 | 309 | pulse, and one terminating the pulse. The pulse should appear after the line |
paul@9 | 310 | data has been transferred using DMA, but this is achieved by just choosing |
paul@9 | 311 | suitable start and end values. |
paul@5 | 312 | |
paul@49 | 313 | Using OC2, Timer2 triggers a level shifting event and OC2 is reconfigured to |
paul@48 | 314 | reverse the level at a later point. In this way, the vsync pulse is generated |
paul@48 | 315 | and is synchronised to the display lines. |
paul@5 | 316 | */ |
paul@5 | 317 | |
paul@9 | 318 | init_oc: |
paul@15 | 319 | /* Disable OC1 interrupts. */ |
paul@9 | 320 | |
paul@9 | 321 | la $v0, IEC0 |
paul@15 | 322 | li $v1, (1 << 7) /* IEC0<7> = OC1IE = 0 */ |
paul@9 | 323 | sw $v1, CLR($v0) |
paul@9 | 324 | |
paul@9 | 325 | la $v0, IFS0 |
paul@15 | 326 | li $v1, (1 << 7) /* IFS0<7> = OC1IF = 0 */ |
paul@9 | 327 | sw $v1, CLR($v0) |
paul@9 | 328 | |
paul@15 | 329 | /* Initialise OC1. */ |
paul@9 | 330 | |
paul@15 | 331 | la $v0, OC1CON |
paul@15 | 332 | li $v1, 0b101 /* OC1CON<2:0> = OCM<2:0> = 101 (dual compare, continuous pulse) */ |
paul@9 | 333 | sw $v1, 0($v0) |
paul@9 | 334 | |
paul@9 | 335 | /* Pulse start and end. */ |
paul@9 | 336 | |
paul@15 | 337 | la $v0, OC1R |
paul@9 | 338 | li $v1, HSYNC_END /* HSYNC_START for positive polarity */ |
paul@9 | 339 | sw $v1, 0($v0) |
paul@9 | 340 | |
paul@15 | 341 | la $v0, OC1RS |
paul@9 | 342 | li $v1, HSYNC_START /* HSYNC_END for positive polarity */ |
paul@9 | 343 | sw $v1, 0($v0) |
paul@9 | 344 | |
paul@15 | 345 | /* OC1 is enabled. */ |
paul@9 | 346 | |
paul@15 | 347 | la $v0, OC1CON |
paul@9 | 348 | li $v1, (1 << 15) |
paul@9 | 349 | sw $v1, SET($v0) |
paul@9 | 350 | |
paul@9 | 351 | /* Disable OC2 interrupts. */ |
paul@5 | 352 | |
paul@5 | 353 | la $v0, IEC0 |
paul@5 | 354 | li $v1, (1 << 12) /* IEC0<12> = OC2IE = 0 */ |
paul@5 | 355 | sw $v1, CLR($v0) |
paul@5 | 356 | |
paul@5 | 357 | la $v0, IFS0 |
paul@5 | 358 | li $v1, (1 << 12) /* IFS0<12> = OC2IF = 0 */ |
paul@5 | 359 | sw $v1, CLR($v0) |
paul@5 | 360 | |
paul@5 | 361 | /* Initialise OC2. */ |
paul@5 | 362 | |
paul@5 | 363 | la $v0, OC2CON |
paul@9 | 364 | li $v1, 0b010 /* OC2CON<2:0> = OCM<2:0> = 010 (single compare, output driven low) */ |
paul@5 | 365 | sw $v1, 0($v0) |
paul@5 | 366 | |
paul@9 | 367 | /* Set pulse position. */ |
paul@5 | 368 | |
paul@5 | 369 | la $v0, OC2R |
paul@9 | 370 | sw $zero, 0($v0) |
paul@5 | 371 | |
paul@9 | 372 | /* Enable OC2 later. */ |
paul@5 | 373 | |
paul@5 | 374 | jr $ra |
paul@5 | 375 | nop |
paul@5 | 376 | |
paul@5 | 377 | init_oc_pins: |
paul@5 | 378 | /* Unlock the configuration register bits. */ |
paul@5 | 379 | |
paul@5 | 380 | la $v0, SYSKEY |
paul@5 | 381 | sw $zero, 0($v0) |
paul@5 | 382 | li $v1, 0xAA996655 |
paul@5 | 383 | sw $v1, 0($v0) |
paul@5 | 384 | li $v1, 0x556699AA |
paul@5 | 385 | sw $v1, 0($v0) |
paul@5 | 386 | |
paul@5 | 387 | la $v0, CFGCON |
paul@5 | 388 | lw $t8, 0($v0) |
paul@5 | 389 | li $v1, (1 << 13) /* IOLOCK = 0 */ |
paul@5 | 390 | sw $v1, CLR($v0) |
paul@5 | 391 | |
paul@15 | 392 | /* Map OC1 to RPA0. */ |
paul@9 | 393 | |
paul@15 | 394 | la $v0, RPA0R |
paul@15 | 395 | li $v1, 0b0101 /* RPA0R<3:0> = 0101 (OC1) */ |
paul@9 | 396 | sw $v1, 0($v0) |
paul@9 | 397 | |
paul@15 | 398 | /* Map OC2 to RPA1. */ |
paul@5 | 399 | |
paul@15 | 400 | la $v0, RPA1R |
paul@15 | 401 | li $v1, 0b0101 /* RPA1R<3:0> = 0101 (OC2) */ |
paul@5 | 402 | sw $v1, 0($v0) |
paul@5 | 403 | |
paul@5 | 404 | la $v0, CFGCON |
paul@5 | 405 | sw $t8, 0($v0) |
paul@5 | 406 | |
paul@5 | 407 | /* Lock the oscillator control register again. */ |
paul@5 | 408 | |
paul@5 | 409 | la $v0, SYSKEY |
paul@5 | 410 | li $v1, 0x33333333 |
paul@5 | 411 | sw $v1, 0($v0) |
paul@0 | 412 | |
paul@0 | 413 | jr $ra |
paul@0 | 414 | nop |
paul@1 | 415 | |
paul@1 | 416 | |
paul@1 | 417 | |
paul@5 | 418 | /* |
paul@5 | 419 | Direct Memory Access initialisation. |
paul@3 | 420 | |
paul@15 | 421 | Write 160 pixels to PORTB for the line data. This is initiated by a timer |
paul@9 | 422 | interrupt. Upon completion of the transfer, a DMA interrupt initiates the |
paul@9 | 423 | address update routine, changing the source address of the DMA channel. |
paul@3 | 424 | */ |
paul@3 | 425 | |
paul@3 | 426 | init_dma: |
paul@3 | 427 | /* Disable DMA interrupts. */ |
paul@1 | 428 | |
paul@3 | 429 | la $v0, IEC1 |
paul@15 | 430 | li $v1, (3 << 28) /* IEC1<29:28> = DMA1IE, DMA0IE = 0 */ |
paul@3 | 431 | sw $v1, CLR($v0) |
paul@3 | 432 | |
paul@3 | 433 | /* Clear DMA interrupt flags. */ |
paul@1 | 434 | |
paul@3 | 435 | la $v0, IFS1 |
paul@15 | 436 | li $v1, (3 << 28) /* IFS1<29:28> = DMA1IF, DMA0IF = 0 */ |
paul@3 | 437 | sw $v1, CLR($v0) |
paul@3 | 438 | |
paul@3 | 439 | /* Enable DMA. */ |
paul@3 | 440 | |
paul@3 | 441 | la $v0, DMACON |
paul@3 | 442 | li $v1, (1 << 15) |
paul@1 | 443 | sw $v1, SET($v0) |
paul@1 | 444 | |
paul@3 | 445 | /* |
paul@5 | 446 | Initialise a line channel. |
paul@5 | 447 | The line channel will be channel 0 (x = 0). |
paul@3 | 448 | |
paul@3 | 449 | Specify a priority of 3: |
paul@3 | 450 | DCHxCON<1:0> = CHPRI<1:0> = 3 |
paul@3 | 451 | |
paul@15 | 452 | Auto-enable the channel: |
paul@3 | 453 | DCHxCON<4> = CHAEN = 1 |
paul@3 | 454 | */ |
paul@3 | 455 | |
paul@3 | 456 | la $v0, DCH0CON |
paul@3 | 457 | li $v1, 0b10011 |
paul@3 | 458 | sw $v1, 0($v0) |
paul@3 | 459 | |
paul@5 | 460 | /* |
paul@15 | 461 | Initialise a level reset channel. |
paul@15 | 462 | The reset channel will be channel 1 (x = 1). |
paul@15 | 463 | |
paul@15 | 464 | Specify a priority of 3: |
paul@15 | 465 | DCHxCON<1:0> = CHPRI<1:0> = 3 |
paul@15 | 466 | |
paul@15 | 467 | Chain the channel to channel 0: |
paul@15 | 468 | DCHxCON<5> = CHCHN = 1 |
paul@15 | 469 | |
paul@15 | 470 | Allow the channel to receive events when disabled: |
paul@15 | 471 | DCHxCON<6> = CHAED = 1 |
paul@15 | 472 | */ |
paul@15 | 473 | |
paul@15 | 474 | la $v0, DCH1CON |
paul@15 | 475 | li $v1, 0b1100011 |
paul@15 | 476 | sw $v1, 0($v0) |
paul@15 | 477 | |
paul@15 | 478 | /* |
paul@5 | 479 | Initiate channel transfers when the initiating interrupt condition |
paul@5 | 480 | occurs: |
paul@9 | 481 | DCHxECON<15:8> = CHSIRQ<7:0> = timer 2 interrupt |
paul@11 | 482 | DCHxECON<4> = SIRQEN = 1 |
paul@20 | 483 | |
paul@20 | 484 | For now, however, prevent initiation by not setting SIRQEN. |
paul@5 | 485 | */ |
paul@3 | 486 | |
paul@3 | 487 | la $v0, DCH0ECON |
paul@20 | 488 | li $v1, (9 << 8) |
paul@3 | 489 | sw $v1, 0($v0) |
paul@1 | 490 | |
paul@3 | 491 | /* |
paul@15 | 492 | Initiate reset channel transfer when channel 0 is finished: |
paul@15 | 493 | DCHxECON<15:8> = CHSIRQ<7:0> = channel 0 interrupt |
paul@15 | 494 | DCHxECON<4> = SIRQEN = 1 |
paul@15 | 495 | */ |
paul@15 | 496 | |
paul@15 | 497 | la $v0, DCH1ECON |
paul@15 | 498 | li $v1, (60 << 8) | (1 << 4) |
paul@15 | 499 | sw $v1, 0($v0) |
paul@15 | 500 | |
paul@15 | 501 | /* |
paul@15 | 502 | The line channel has a cell size of the number bytes in a line: |
paul@9 | 503 | DCHxCSIZ<15:0> = CHCSIZ<15:0> = LINE_LENGTH |
paul@3 | 504 | */ |
paul@3 | 505 | |
paul@3 | 506 | la $v0, DCH0CSIZ |
paul@9 | 507 | li $v1, LINE_LENGTH |
paul@3 | 508 | sw $v1, 0($v0) |
paul@1 | 509 | |
paul@3 | 510 | /* |
paul@15 | 511 | The reset channel has a cell size of a single zero byte: |
paul@49 | 512 | DCHxCSIZ<15:0> = CHCSIZ<15:0> = 1 |
paul@15 | 513 | */ |
paul@15 | 514 | |
paul@15 | 515 | la $v0, DCH1CSIZ |
paul@15 | 516 | li $v1, 1 |
paul@15 | 517 | sw $v1, 0($v0) |
paul@15 | 518 | |
paul@15 | 519 | /* |
paul@11 | 520 | The source has a size identical to the cell size: |
paul@49 | 521 | DCHxSSIZ<15:0> = CHSSIZ<15:0> = LINE_LENGTH or 1 |
paul@3 | 522 | */ |
paul@3 | 523 | |
paul@3 | 524 | la $v0, DCH0SSIZ |
paul@9 | 525 | li $v1, LINE_LENGTH |
paul@3 | 526 | sw $v1, 0($v0) |
paul@3 | 527 | |
paul@15 | 528 | la $v0, DCH1SSIZ |
paul@15 | 529 | li $v1, 1 |
paul@15 | 530 | sw $v1, 0($v0) |
paul@15 | 531 | |
paul@3 | 532 | /* |
paul@5 | 533 | The source address is the physical address of the line data: |
paul@11 | 534 | DCHxSSA = physical(line data address) |
paul@3 | 535 | */ |
paul@1 | 536 | |
paul@3 | 537 | la $v0, DCH0SSA |
paul@38 | 538 | li $v1, SCREEN_BASE |
paul@38 | 539 | sw $v1, 0($v0) |
paul@3 | 540 | |
paul@3 | 541 | /* |
paul@15 | 542 | For the reset channel, a single byte of zero is transferred: |
paul@15 | 543 | DCHxSSA = physical(zero data address) |
paul@15 | 544 | */ |
paul@15 | 545 | |
paul@15 | 546 | la $v0, DCH1SSA |
paul@15 | 547 | la $v1, zerodata |
paul@15 | 548 | li $t8, KSEG0_BASE |
paul@15 | 549 | subu $v1, $v1, $t8 |
paul@15 | 550 | sw $v1, 0($v0) |
paul@15 | 551 | |
paul@15 | 552 | /* |
paul@11 | 553 | The destination has a size of 1 byte: |
paul@3 | 554 | DCHxDSIZ<15:0> = CHDSIZ<15:0> = 1 |
paul@3 | 555 | */ |
paul@3 | 556 | |
paul@71 | 557 | li $v1, 1 |
paul@71 | 558 | |
paul@3 | 559 | la $v0, DCH0DSIZ |
paul@3 | 560 | sw $v1, 0($v0) |
paul@3 | 561 | |
paul@15 | 562 | la $v0, DCH1DSIZ |
paul@15 | 563 | sw $v1, 0($v0) |
paul@15 | 564 | |
paul@3 | 565 | /* |
paul@15 | 566 | The destination address is the physical address of PORTB: |
paul@15 | 567 | DCHxDSA = physical(PORTB) |
paul@3 | 568 | */ |
paul@3 | 569 | |
paul@15 | 570 | li $v1, PORTB |
paul@3 | 571 | li $t8, KSEG1_BASE |
paul@3 | 572 | subu $v1, $v1, $t8 |
paul@71 | 573 | |
paul@71 | 574 | la $v0, DCH0DSA |
paul@3 | 575 | sw $v1, 0($v0) |
paul@3 | 576 | |
paul@15 | 577 | la $v0, DCH1DSA |
paul@15 | 578 | sw $v1, 0($v0) |
paul@15 | 579 | |
paul@7 | 580 | /* |
paul@7 | 581 | Use the block transfer completion interrupt to indicate when the source |
paul@7 | 582 | address can be updated. |
paul@7 | 583 | */ |
paul@7 | 584 | |
paul@3 | 585 | la $v0, DCH0INT |
paul@7 | 586 | li $v1, (1 << 19) /* CHBCIE = 1 */ |
paul@7 | 587 | sw $v1, 0($v0) |
paul@7 | 588 | |
paul@7 | 589 | /* Enable interrupt for address updating. */ |
paul@7 | 590 | |
paul@7 | 591 | la $v0, IPC10 |
paul@7 | 592 | li $v1, 0b11111 /* DMA0IP, DMA0IS = 0 */ |
paul@7 | 593 | sw $v1, CLR($v0) |
paul@7 | 594 | li $v1, 0b11111 /* DMA0IP = 7, DMA0IS = 3 */ |
paul@7 | 595 | sw $v1, SET($v0) |
paul@7 | 596 | |
paul@7 | 597 | la $v0, IEC1 |
paul@7 | 598 | li $v1, (1 << 28) /* IEC1<28> = DMA0IE = 1 */ |
paul@9 | 599 | sw $v1, SET($v0) |
paul@1 | 600 | |
paul@15 | 601 | /* Enable line channel. */ |
paul@3 | 602 | |
paul@3 | 603 | la $v0, DCH0CON |
paul@3 | 604 | li $v1, 0b10000000 |
paul@3 | 605 | sw $v1, SET($v0) |
paul@3 | 606 | |
paul@1 | 607 | jr $ra |
paul@1 | 608 | nop |
paul@1 | 609 | |
paul@15 | 610 | zerodata: |
paul@15 | 611 | .word 0 |
paul@15 | 612 | |
paul@1 | 613 | |
paul@1 | 614 | |
paul@9 | 615 | /* Utilities. */ |
paul@9 | 616 | |
paul@9 | 617 | handle_error_level: |
paul@9 | 618 | mfc0 $t3, CP0_STATUS |
paul@9 | 619 | li $t4, ~(STATUS_ERL | STATUS_EXL) |
paul@9 | 620 | and $t3, $t3, $t4 |
paul@9 | 621 | mtc0 $t3, CP0_STATUS |
paul@9 | 622 | jr $ra |
paul@9 | 623 | nop |
paul@9 | 624 | |
paul@9 | 625 | enable_interrupts: |
paul@9 | 626 | mfc0 $t3, CP0_STATUS |
paul@9 | 627 | li $t4, ~STATUS_IRQ /* Clear interrupt priority bits. */ |
paul@9 | 628 | and $t3, $t3, $t4 |
paul@69 | 629 | ori $t3, $t3, (3 << STATUS_IRQ_SHIFT) |
paul@9 | 630 | li $t4, ~STATUS_BEV /* CP0_STATUS &= ~STATUS_BEV (use non-bootloader vectors) */ |
paul@9 | 631 | and $t3, $t3, $t4 |
paul@9 | 632 | ori $t3, $t3, STATUS_IE |
paul@9 | 633 | mtc0 $t3, CP0_STATUS |
paul@9 | 634 | jr $ra |
paul@9 | 635 | nop |
paul@9 | 636 | |
paul@9 | 637 | init_interrupts: |
paul@9 | 638 | mfc0 $t3, CP0_DEBUG |
paul@9 | 639 | li $t4, ~DEBUG_DM |
paul@9 | 640 | and $t3, $t3, $t4 |
paul@9 | 641 | mtc0 $t3, CP0_DEBUG |
paul@9 | 642 | |
paul@9 | 643 | mfc0 $t3, CP0_STATUS |
paul@11 | 644 | li $t4, STATUS_BEV /* BEV = 1 or EBASE cannot be set */ |
paul@9 | 645 | or $t3, $t3, $t4 |
paul@9 | 646 | mtc0 $t3, CP0_STATUS |
paul@9 | 647 | |
paul@9 | 648 | la $t3, exception_handler |
paul@9 | 649 | mtc0 $t3, CP0_EBASE /* EBASE = exception_handler */ |
paul@9 | 650 | |
paul@9 | 651 | li $t3, 0x20 /* Must be non-zero or the CPU gets upset */ |
paul@9 | 652 | mtc0 $t3, CP0_INTCTL |
paul@9 | 653 | |
paul@9 | 654 | li $t3, CAUSE_IV /* IV = 1 (use EBASE+0x200 for interrupts) */ |
paul@9 | 655 | mtc0 $t3, CP0_CAUSE |
paul@9 | 656 | |
paul@9 | 657 | jr $ra |
paul@9 | 658 | nop |
paul@9 | 659 | |
paul@9 | 660 | |
paul@9 | 661 | |
paul@9 | 662 | /* Exception servicing. */ |
paul@9 | 663 | |
paul@9 | 664 | .section .flash, "a" |
paul@9 | 665 | |
paul@33 | 666 | /* TLB error servicing. */ |
paul@33 | 667 | |
paul@33 | 668 | tlb_handler: |
paul@9 | 669 | j exception_handler |
paul@9 | 670 | nop |
paul@9 | 671 | |
paul@9 | 672 | |
paul@9 | 673 | |
paul@33 | 674 | /* General exception servicing. */ |
paul@33 | 675 | |
paul@33 | 676 | .org 0x180 |
paul@33 | 677 | |
paul@33 | 678 | exception_handler: |
paul@33 | 679 | j exc_handler |
paul@33 | 680 | nop |
paul@33 | 681 | |
paul@33 | 682 | |
paul@45 | 683 | |
paul@9 | 684 | /* Interrupt servicing. */ |
paul@9 | 685 | |
paul@9 | 686 | .org 0x200 |
paul@9 | 687 | |
paul@9 | 688 | interrupt_handler: |
paul@9 | 689 | |
paul@38 | 690 | /* Store affected registers. */ |
paul@38 | 691 | |
paul@38 | 692 | li $k0, IRQ_STACK_LIMIT |
paul@38 | 693 | sw $v0, -4($k0) |
paul@38 | 694 | sw $v1, -8($k0) |
paul@38 | 695 | sw $s0, -12($k0) |
paul@38 | 696 | sw $s1, -16($k0) |
paul@38 | 697 | sw $s2, -20($k0) |
paul@38 | 698 | sw $s3, -24($k0) |
paul@38 | 699 | sw $t8, -28($k0) |
paul@38 | 700 | sw $ra, -32($k0) |
paul@38 | 701 | sw $sp, -36($k0) |
paul@38 | 702 | |
paul@38 | 703 | /* Load state. */ |
paul@38 | 704 | |
paul@38 | 705 | lw $s0, -44($k0) |
paul@38 | 706 | lw $s1, -48($k0) |
paul@38 | 707 | lw $s2, -52($k0) |
paul@38 | 708 | lw $s3, -56($k0) |
paul@38 | 709 | |
paul@38 | 710 | li $sp, IRQ_STACK_TOP |
paul@38 | 711 | |
paul@47 | 712 | /* |
paul@48 | 713 | The timer interrupt will only occur outside the visible region, but the |
paul@48 | 714 | interrupt condition will still occur as the timer wraps around. |
paul@75 | 715 | |
paul@75 | 716 | Here, we deliberately ignore the timer condition during the visible/ |
paul@75 | 717 | active region. |
paul@75 | 718 | |
paul@75 | 719 | The DMA interrupt should only be active within the visible region. |
paul@47 | 720 | */ |
paul@47 | 721 | |
paul@47 | 722 | la $t8, visible_active |
paul@47 | 723 | beq $s1, $t8, irq_dma |
paul@47 | 724 | nop |
paul@47 | 725 | |
paul@75 | 726 | /* Check for a timer interrupt condition. */ |
paul@9 | 727 | |
paul@75 | 728 | la $v0, IFS0 |
paul@75 | 729 | lw $v1, 0($v0) |
paul@75 | 730 | andi $v1, $v1, (1 << 9) /* T2IF */ |
paul@75 | 731 | beqz $v1, irq_exit |
paul@75 | 732 | nop |
paul@9 | 733 | |
paul@75 | 734 | j irq_handle |
paul@9 | 735 | nop |
paul@9 | 736 | |
paul@9 | 737 | irq_dma: |
paul@9 | 738 | /* Check for a DMA interrupt condition. */ |
paul@9 | 739 | |
paul@9 | 740 | la $v0, IFS1 |
paul@9 | 741 | lw $v1, 0($v0) |
paul@9 | 742 | li $t8, (1 << 28) /* DMA0IF */ |
paul@9 | 743 | and $v1, $v1, $t8 |
paul@9 | 744 | beqz $v1, irq_exit |
paul@9 | 745 | nop |
paul@9 | 746 | |
paul@44 | 747 | /* Clear the DMA interrupt condition. */ |
paul@44 | 748 | |
paul@44 | 749 | sw $v1, CLR($v0) |
paul@44 | 750 | |
paul@9 | 751 | /* Test the block transfer completion interrupt flag. */ |
paul@9 | 752 | |
paul@9 | 753 | la $v0, DCH0INT |
paul@9 | 754 | lw $v1, 0($v0) |
paul@9 | 755 | andi $v1, $v1, (1 << 3) /* CHBCIF */ |
paul@44 | 756 | beqz $v1, irq_exit |
paul@9 | 757 | nop |
paul@9 | 758 | |
paul@75 | 759 | irq_handle: |
paul@75 | 760 | /* Clear the interrupt condition. */ |
paul@9 | 761 | |
paul@9 | 762 | sw $v1, CLR($v0) |
paul@9 | 763 | |
paul@75 | 764 | /* Increment the line counter. */ |
paul@47 | 765 | |
paul@47 | 766 | addiu $s0, $s0, 1 |
paul@47 | 767 | |
paul@75 | 768 | /* Jump to the event handler. */ |
paul@47 | 769 | |
paul@47 | 770 | jalr $s1 |
paul@47 | 771 | nop |
paul@47 | 772 | |
paul@9 | 773 | irq_exit: |
paul@38 | 774 | /* Save state. */ |
paul@38 | 775 | |
paul@38 | 776 | li $k0, IRQ_STACK_LIMIT |
paul@38 | 777 | sw $s0, -44($k0) |
paul@38 | 778 | sw $s1, -48($k0) |
paul@38 | 779 | sw $s2, -52($k0) |
paul@38 | 780 | sw $s3, -56($k0) |
paul@38 | 781 | |
paul@38 | 782 | /* Restore affected registers. */ |
paul@38 | 783 | |
paul@38 | 784 | lw $v0, -4($k0) |
paul@38 | 785 | lw $v1, -8($k0) |
paul@38 | 786 | lw $s0, -12($k0) |
paul@38 | 787 | lw $s1, -16($k0) |
paul@38 | 788 | lw $s2, -20($k0) |
paul@38 | 789 | lw $s3, -24($k0) |
paul@38 | 790 | lw $t8, -28($k0) |
paul@38 | 791 | lw $ra, -32($k0) |
paul@38 | 792 | lw $sp, -36($k0) |
paul@38 | 793 | |
paul@9 | 794 | eret |
paul@9 | 795 | nop |
paul@9 | 796 | |
paul@9 | 797 | |
paul@9 | 798 | |
paul@33 | 799 | exc_handler: |
paul@33 | 800 | li $t9, 0x80000000 |
paul@45 | 801 | mfc0 $t6, CP0_ERROREPC |
paul@33 | 802 | nop |
paul@33 | 803 | exc_loop: |
paul@33 | 804 | and $t7, $t9, $t6 |
paul@33 | 805 | beqz $t7, exc_errorepc_zero |
paul@33 | 806 | nop |
paul@33 | 807 | exc_errorepc_one: |
paul@33 | 808 | la $v0, PORTA |
paul@33 | 809 | li $v1, (1 << 2) /* PORTA<2> = RA2 */ |
paul@33 | 810 | sw $v1, SET($v0) |
paul@33 | 811 | j exc_loop_wait |
paul@33 | 812 | nop |
paul@33 | 813 | exc_errorepc_zero: |
paul@33 | 814 | la $v0, PORTA |
paul@33 | 815 | li $v1, (1 << 3) /* PORTA<3> = RA3 */ |
paul@33 | 816 | sw $v1, SET($v0) |
paul@33 | 817 | exc_loop_wait: |
paul@33 | 818 | li $t8, 5000000 |
paul@33 | 819 | exc_loop_delay: |
paul@33 | 820 | addiu $t8, $t8, -1 |
paul@33 | 821 | bnez $t8, exc_loop_delay |
paul@33 | 822 | nop |
paul@33 | 823 | la $v0, PORTA |
paul@33 | 824 | li $v1, (3 << 2) /* PORTA<3:2> = RA3, RA2 */ |
paul@33 | 825 | sw $v1, CLR($v0) |
paul@33 | 826 | exc_loop_wait_again: |
paul@33 | 827 | li $t8, 2500000 |
paul@33 | 828 | exc_loop_delay_again: |
paul@33 | 829 | addiu $t8, $t8, -1 |
paul@33 | 830 | bnez $t8, exc_loop_delay_again |
paul@33 | 831 | nop |
paul@33 | 832 | exc_errorepc_next: |
paul@33 | 833 | srl $t9, $t9, 1 |
paul@33 | 834 | bnez $t9, exc_loop |
paul@33 | 835 | nop |
paul@33 | 836 | j exc_handler |
paul@33 | 837 | nop |
paul@33 | 838 | |
paul@33 | 839 | |
paul@33 | 840 | |
paul@9 | 841 | /* Event routines. */ |
paul@9 | 842 | |
paul@9 | 843 | /* The vertical back porch. */ |
paul@9 | 844 | |
paul@9 | 845 | vbp_active: |
paul@9 | 846 | /* Test for visible region. */ |
paul@9 | 847 | |
paul@9 | 848 | sltiu $v0, $s0, VISIBLE_START |
paul@9 | 849 | bnez $v0, _vbp_active_ret |
paul@9 | 850 | nop |
paul@9 | 851 | |
paul@9 | 852 | /* Start the visible region. */ |
paul@9 | 853 | |
paul@9 | 854 | la $s1, visible_active |
paul@9 | 855 | |
paul@17 | 856 | /* Reset the line address. */ |
paul@17 | 857 | |
paul@17 | 858 | move $s2, $s3 |
paul@17 | 859 | |
paul@43 | 860 | /* Update the source address. */ |
paul@43 | 861 | |
paul@43 | 862 | la $v0, DCH0SSA |
paul@43 | 863 | sw $s2, 0($v0) |
paul@43 | 864 | |
paul@69 | 865 | /* |
paul@69 | 866 | Suspend delivery of the timer interrupt during the visible period. |
paul@69 | 867 | The condition still occurs, however. |
paul@69 | 868 | */ |
paul@47 | 869 | |
paul@69 | 870 | la $v0, IPC2 |
paul@76 | 871 | lw $v1, 0($v0) |
paul@76 | 872 | li $t8, ~0b11111 |
paul@76 | 873 | and $v1, $v1, $t8 /* T2IP = 0; T2IS = 0 */ |
paul@76 | 874 | ori $v1, $v1, 0b00111 /* T2IP = 1; T2IS = 3 */ |
paul@76 | 875 | sw $v1, 0($v0) |
paul@69 | 876 | |
paul@71 | 877 | /* Enable the line channel for timer event transfer initiation. */ |
paul@71 | 878 | |
paul@71 | 879 | la $v0, DCH0ECON |
paul@71 | 880 | li $v1, (1 << 4) /* DCH0ECON<4> = SIRQEN = 1 */ |
paul@71 | 881 | sw $v1, SET($v0) |
paul@71 | 882 | |
paul@9 | 883 | _vbp_active_ret: |
paul@9 | 884 | jr $ra |
paul@9 | 885 | nop |
paul@9 | 886 | |
paul@9 | 887 | |
paul@9 | 888 | |
paul@9 | 889 | /* The visible region. */ |
paul@9 | 890 | |
paul@9 | 891 | visible_active: |
paul@9 | 892 | /* Test for front porch. */ |
paul@9 | 893 | |
paul@9 | 894 | sltiu $v0, $s0, VFP_START |
paul@75 | 895 | bnez $v0, visible_update_address |
paul@9 | 896 | nop |
paul@9 | 897 | |
paul@9 | 898 | /* Start the front porch region. */ |
paul@9 | 899 | |
paul@9 | 900 | la $s1, vfp_active |
paul@9 | 901 | |
paul@69 | 902 | /* Restore delivery of the timer interrupt after the visible period. */ |
paul@69 | 903 | |
paul@69 | 904 | la $v0, IPC2 |
paul@76 | 905 | lw $v1, 0($v0) |
paul@76 | 906 | li $t8, ~0b11111 |
paul@76 | 907 | and $v1, $v1, $t8 /* T2IP = 0; T2IS = 0 */ |
paul@76 | 908 | ori $v1, $v1, 0b11111 /* T2IP = 7; T2IS = 3 */ |
paul@76 | 909 | sw $v1, 0($v0) |
paul@47 | 910 | |
paul@75 | 911 | /* Disable the line channel. */ |
paul@75 | 912 | |
paul@75 | 913 | la $v0, DCH0ECON |
paul@75 | 914 | li $v1, (1 << 4) /* DCH0ECON<4> = SIRQEN = 0 */ |
paul@75 | 915 | sw $v1, CLR($v0) |
paul@75 | 916 | |
paul@9 | 917 | _visible_active_ret: |
paul@9 | 918 | jr $ra |
paul@9 | 919 | nop |
paul@9 | 920 | |
paul@9 | 921 | |
paul@9 | 922 | |
paul@45 | 923 | /* DMA update routine. */ |
paul@45 | 924 | |
paul@45 | 925 | visible_update_address: |
paul@45 | 926 | |
paul@45 | 927 | /* |
paul@45 | 928 | Update the line data address if the line counter (referring to the |
paul@45 | 929 | next line) is even. |
paul@45 | 930 | */ |
paul@45 | 931 | |
paul@45 | 932 | andi $t8, $s0, 1 |
paul@45 | 933 | bnez $t8, _visible_update_ret |
paul@45 | 934 | nop |
paul@45 | 935 | |
paul@45 | 936 | /* Reference the next line and update the DMA source address. */ |
paul@45 | 937 | |
paul@45 | 938 | addiu $s2, $s2, LINE_LENGTH |
paul@45 | 939 | |
paul@45 | 940 | /* Test for wraparound. */ |
paul@45 | 941 | |
paul@45 | 942 | li $t8, (SCREEN_BASE + SCREEN_SIZE) |
paul@45 | 943 | sltu $t8, $s2, $t8 |
paul@45 | 944 | bnez $t8, _visible_dma_update |
paul@45 | 945 | nop |
paul@45 | 946 | |
paul@45 | 947 | /* Reset the source address. */ |
paul@45 | 948 | |
paul@45 | 949 | li $s2, SCREEN_BASE |
paul@45 | 950 | |
paul@45 | 951 | _visible_dma_update: |
paul@45 | 952 | |
paul@45 | 953 | /* Update the source address. */ |
paul@45 | 954 | |
paul@45 | 955 | la $v0, DCH0SSA |
paul@45 | 956 | sw $s2, 0($v0) |
paul@45 | 957 | |
paul@45 | 958 | _visible_update_ret: |
paul@75 | 959 | jr $ra |
paul@45 | 960 | nop |
paul@45 | 961 | |
paul@45 | 962 | |
paul@45 | 963 | |
paul@9 | 964 | /* Within the vertical front porch. */ |
paul@9 | 965 | |
paul@9 | 966 | vfp_active: |
paul@9 | 967 | /* Test for vsync. */ |
paul@9 | 968 | |
paul@9 | 969 | sltiu $v0, $s0, VSYNC_START |
paul@9 | 970 | bnez $v0, _vfp_active_ret |
paul@9 | 971 | nop |
paul@9 | 972 | |
paul@9 | 973 | /* Start the vsync. */ |
paul@9 | 974 | |
paul@9 | 975 | la $s1, vsync_active |
paul@9 | 976 | |
paul@9 | 977 | /* Bring vsync low when the next line starts. */ |
paul@9 | 978 | |
paul@9 | 979 | la $v0, OC2CON |
paul@9 | 980 | li $v1, 0b010 | (1 << 15) /* OC2CON<2:0> = OCM<2:0> = 010 (single compare, output driven low) */ |
paul@9 | 981 | sw $v1, 0($v0) |
paul@9 | 982 | |
paul@9 | 983 | _vfp_active_ret: |
paul@9 | 984 | jr $ra |
paul@9 | 985 | nop |
paul@9 | 986 | |
paul@9 | 987 | |
paul@9 | 988 | |
paul@9 | 989 | /* The vsync period. */ |
paul@9 | 990 | |
paul@9 | 991 | vsync_active: |
paul@9 | 992 | /* Test for front porch. */ |
paul@9 | 993 | |
paul@9 | 994 | sltiu $v0, $s0, VSYNC_END |
paul@9 | 995 | bnez $v0, _vsync_active_ret |
paul@9 | 996 | nop |
paul@9 | 997 | |
paul@9 | 998 | /* Start the back porch. */ |
paul@9 | 999 | |
paul@9 | 1000 | move $s0, $zero |
paul@9 | 1001 | la $s1, vbp_active |
paul@9 | 1002 | |
paul@9 | 1003 | /* Bring vsync high when the next line starts. */ |
paul@9 | 1004 | |
paul@9 | 1005 | la $v0, OC2CON |
paul@9 | 1006 | li $v1, 0b001 | (1 << 15) /* OC2CON<2:0> = OCM<2:0> = 001 (single compare, output driven high) */ |
paul@9 | 1007 | sw $v1, 0($v0) |
paul@9 | 1008 | |
paul@9 | 1009 | _vsync_active_ret: |
paul@9 | 1010 | jr $ra |
paul@9 | 1011 | nop |